imx35-clock.txt 1.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. * Clock bindings for Freescale i.MX35
  2. Required properties:
  3. - compatible: Should be "fsl,imx35-ccm"
  4. - reg: Address and length of the register set
  5. - interrupts: Should contain CCM interrupt
  6. - #clock-cells: Should be <1>
  7. The clock consumer should specify the desired clock by having the clock
  8. ID in its "clocks" phandle cell. The following is a full list of i.MX35
  9. clocks and IDs.
  10. Clock ID
  11. ---------------------------
  12. ckih 0
  13. mpll 1
  14. ppll 2
  15. mpll_075 3
  16. arm 4
  17. hsp 5
  18. hsp_div 6
  19. hsp_sel 7
  20. ahb 8
  21. ipg 9
  22. arm_per_div 10
  23. ahb_per_div 11
  24. ipg_per 12
  25. uart_sel 13
  26. uart_div 14
  27. esdhc_sel 15
  28. esdhc1_div 16
  29. esdhc2_div 17
  30. esdhc3_div 18
  31. spdif_sel 19
  32. spdif_div_pre 20
  33. spdif_div_post 21
  34. ssi_sel 22
  35. ssi1_div_pre 23
  36. ssi1_div_post 24
  37. ssi2_div_pre 25
  38. ssi2_div_post 26
  39. usb_sel 27
  40. usb_div 28
  41. nfc_div 29
  42. asrc_gate 30
  43. pata_gate 31
  44. audmux_gate 32
  45. can1_gate 33
  46. can2_gate 34
  47. cspi1_gate 35
  48. cspi2_gate 36
  49. ect_gate 37
  50. edio_gate 38
  51. emi_gate 39
  52. epit1_gate 40
  53. epit2_gate 41
  54. esai_gate 42
  55. esdhc1_gate 43
  56. esdhc2_gate 44
  57. esdhc3_gate 45
  58. fec_gate 46
  59. gpio1_gate 47
  60. gpio2_gate 48
  61. gpio3_gate 49
  62. gpt_gate 50
  63. i2c1_gate 51
  64. i2c2_gate 52
  65. i2c3_gate 53
  66. iomuxc_gate 54
  67. ipu_gate 55
  68. kpp_gate 56
  69. mlb_gate 57
  70. mshc_gate 58
  71. owire_gate 59
  72. pwm_gate 60
  73. rngc_gate 61
  74. rtc_gate 62
  75. rtic_gate 63
  76. scc_gate 64
  77. sdma_gate 65
  78. spba_gate 66
  79. spdif_gate 67
  80. ssi1_gate 68
  81. ssi2_gate 69
  82. uart1_gate 70
  83. uart2_gate 71
  84. uart3_gate 72
  85. usbotg_gate 73
  86. wdog_gate 74
  87. max_gate 75
  88. admux_gate 76
  89. csi_gate 77
  90. csi_div 78
  91. csi_sel 79
  92. iim_gate 80
  93. gpu2d_gate 81
  94. ckli_gate 82
  95. Examples:
  96. clks: ccm@53f80000 {
  97. compatible = "fsl,imx35-ccm";
  98. reg = <0x53f80000 0x4000>;
  99. interrupts = <31>;
  100. #clock-cells = <1>;
  101. };
  102. esdhc1: esdhc@53fb4000 {
  103. compatible = "fsl,imx35-esdhc";
  104. reg = <0x53fb4000 0x4000>;
  105. interrupts = <7>;
  106. clocks = <&clks 9>, <&clks 8>, <&clks 43>;
  107. clock-names = "ipg", "ahb", "per";
  108. };