renesas,rcar-gen2-cpg-clocks.txt 2.0 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859
  1. * Renesas R-Car Gen2 Clock Pulse Generator (CPG)
  2. The CPG generates core clocks for the R-Car Gen2 SoCs. It includes three PLLs
  3. and several fixed ratio dividers.
  4. The CPG also provides a Clock Domain for SoC devices, in combination with the
  5. CPG Module Stop (MSTP) Clocks.
  6. Required Properties:
  7. - compatible: Must be one of
  8. - "renesas,r8a7790-cpg-clocks" for the r8a7790 CPG
  9. - "renesas,r8a7791-cpg-clocks" for the r8a7791 CPG
  10. - "renesas,r8a7793-cpg-clocks" for the r8a7793 CPG
  11. - "renesas,r8a7794-cpg-clocks" for the r8a7794 CPG
  12. and "renesas,rcar-gen2-cpg-clocks" as a fallback.
  13. - reg: Base address and length of the memory resource used by the CPG
  14. - clocks: References to the parent clocks: first to the EXTAL clock, second
  15. to the USB_EXTAL clock
  16. - #clock-cells: Must be 1
  17. - clock-output-names: The names of the clocks. Supported clocks are "main",
  18. "pll0", "pll1", "pll3", "lb", "qspi", "sdh", "sd0", "sd1", "z", "rcan", and
  19. "adsp"
  20. - #power-domain-cells: Must be 0
  21. SoC devices that are part of the CPG/MSTP Clock Domain and can be power-managed
  22. through an MSTP clock should refer to the CPG device node in their
  23. "power-domains" property, as documented by the generic PM domain bindings in
  24. Documentation/devicetree/bindings/power/power_domain.txt.
  25. Examples
  26. --------
  27. - CPG device node:
  28. cpg_clocks: cpg_clocks@e6150000 {
  29. compatible = "renesas,r8a7790-cpg-clocks",
  30. "renesas,rcar-gen2-cpg-clocks";
  31. reg = <0 0xe6150000 0 0x1000>;
  32. clocks = <&extal_clk &usb_extal_clk>;
  33. #clock-cells = <1>;
  34. clock-output-names = "main", "pll0, "pll1", "pll3",
  35. "lb", "qspi", "sdh", "sd0", "sd1", "z",
  36. "rcan", "adsp";
  37. #power-domain-cells = <0>;
  38. };
  39. - CPG/MSTP Clock Domain member device node:
  40. thermal@e61f0000 {
  41. compatible = "renesas,thermal-r8a7790", "renesas,rcar-thermal";
  42. reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
  43. interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
  44. clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
  45. power-domains = <&cpg_clocks>;
  46. };