st,clkgen-pll.txt 1.5 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152
  1. Binding for a ST pll clock driver.
  2. This binding uses the common clock binding[1].
  3. Base address is located to the parent node. See clock binding[2]
  4. [1] Documentation/devicetree/bindings/clock/clock-bindings.txt
  5. [2] Documentation/devicetree/bindings/clock/st/st,clkgen.txt
  6. Required properties:
  7. - compatible : shall be:
  8. "st,clkgena-prediv-c65", "st,clkgena-prediv"
  9. "st,clkgena-prediv-c32", "st,clkgena-prediv"
  10. "st,clkgena-plls-c65"
  11. "st,plls-c32-a1x-0", "st,clkgen-plls-c32"
  12. "st,plls-c32-a1x-1", "st,clkgen-plls-c32"
  13. "st,stih415-plls-c32-a9", "st,clkgen-plls-c32"
  14. "st,stih415-plls-c32-ddr", "st,clkgen-plls-c32"
  15. "st,stih416-plls-c32-a9", "st,clkgen-plls-c32"
  16. "st,stih416-plls-c32-ddr", "st,clkgen-plls-c32"
  17. "st,stih407-plls-c32-a0", "st,clkgen-plls-c32"
  18. "st,stih407-plls-c32-a9", "st,clkgen-plls-c32"
  19. "sst,plls-c32-cx_0", "st,clkgen-plls-c32"
  20. "sst,plls-c32-cx_1", "st,clkgen-plls-c32"
  21. "st,stih418-plls-c28-a9", "st,clkgen-plls-c32"
  22. "st,stih415-gpu-pll-c32", "st,clkgengpu-pll-c32"
  23. "st,stih416-gpu-pll-c32", "st,clkgengpu-pll-c32"
  24. - #clock-cells : From common clock binding; shall be set to 1.
  25. - clocks : From common clock binding
  26. - clock-output-names : From common clock binding.
  27. Example:
  28. clockgen-a@fee62000 {
  29. reg = <0xfee62000 0xb48>;
  30. clk_s_a0_pll: clk-s-a0-pll {
  31. #clock-cells = <1>;
  32. compatible = "st,clkgena-plls-c65";
  33. clocks = <&clk_sysin>;
  34. clock-output-names = "clk-s-a0-pll0-hs",
  35. "clk-s-a0-pll0-ls",
  36. "clk-s-a0-pll1";
  37. };
  38. };