zynq-reset.txt 1.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768
  1. Xilinx Zynq Reset Manager
  2. The Zynq AP-SoC has several different resets.
  3. See Chapter 26 of the Zynq TRM (UG585) for more information about Zynq resets.
  4. Required properties:
  5. - compatible: "xlnx,zynq-reset"
  6. - reg: SLCR offset and size taken via syscon <0x200 0x48>
  7. - syscon: <&slcr>
  8. This should be a phandle to the Zynq's SLCR registers.
  9. - #reset-cells: Must be 1
  10. The Zynq Reset Manager needs to be a childnode of the SLCR.
  11. Example:
  12. rstc: rstc@200 {
  13. compatible = "xlnx,zynq-reset";
  14. reg = <0x200 0x48>;
  15. #reset-cells = <1>;
  16. syscon = <&slcr>;
  17. };
  18. Reset outputs:
  19. 0 : soft reset
  20. 32 : ddr reset
  21. 64 : topsw reset
  22. 96 : dmac reset
  23. 128: usb0 reset
  24. 129: usb1 reset
  25. 160: gem0 reset
  26. 161: gem1 reset
  27. 164: gem0 rx reset
  28. 165: gem1 rx reset
  29. 166: gem0 ref reset
  30. 167: gem1 ref reset
  31. 192: sdio0 reset
  32. 193: sdio1 reset
  33. 196: sdio0 ref reset
  34. 197: sdio1 ref reset
  35. 224: spi0 reset
  36. 225: spi1 reset
  37. 226: spi0 ref reset
  38. 227: spi1 ref reset
  39. 256: can0 reset
  40. 257: can1 reset
  41. 258: can0 ref reset
  42. 259: can1 ref reset
  43. 288: i2c0 reset
  44. 289: i2c1 reset
  45. 320: uart0 reset
  46. 321: uart1 reset
  47. 322: uart0 ref reset
  48. 323: uart1 ref reset
  49. 352: gpio reset
  50. 384: lqspi reset
  51. 385: qspi ref reset
  52. 416: smc reset
  53. 417: smc ref reset
  54. 448: ocm reset
  55. 512: fpga0 out reset
  56. 513: fpga1 out reset
  57. 514: fpga2 out reset
  58. 515: fpga3 out reset
  59. 544: a9 reset 0
  60. 545: a9 reset 1
  61. 552: peri reset