spi-davinci.txt 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. Davinci SPI controller device bindings
  2. Links on DM:
  3. Keystone 2 - http://www.ti.com/lit/ug/sprugp2a/sprugp2a.pdf
  4. dm644x - http://www.ti.com/lit/ug/sprue32a/sprue32a.pdf
  5. OMAP-L138/da830 - http://www.ti.com/lit/ug/spruh77a/spruh77a.pdf
  6. Required properties:
  7. - #address-cells: number of cells required to define a chip select
  8. address on the SPI bus. Should be set to 1.
  9. - #size-cells: should be zero.
  10. - compatible:
  11. - "ti,dm6441-spi" for SPI used similar to that on DM644x SoC family
  12. - "ti,da830-spi" for SPI used similar to that on DA8xx SoC family
  13. - "ti,keystone-spi" for SPI used similar to that on Keystone2 SoC
  14. family
  15. - reg: Offset and length of SPI controller register space
  16. - num-cs: Number of chip selects. This includes internal as well as
  17. GPIO chip selects.
  18. - ti,davinci-spi-intr-line: interrupt line used to connect the SPI
  19. IP to the interrupt controller within the SoC. Possible values
  20. are 0 and 1. Manual says one of the two possible interrupt
  21. lines can be tied to the interrupt controller. Set this
  22. based on a specifc SoC configuration.
  23. - interrupts: interrupt number mapped to CPU.
  24. - clocks: spi clk phandle
  25. Optional:
  26. - cs-gpios: gpio chip selects
  27. For example to have 3 internal CS and 2 GPIO CS, user could define
  28. cs-gpios = <0>, <0>, <0>, <&gpio1 30 0>, <&gpio1 31 0>;
  29. where first three are internal CS and last two are GPIO CS.
  30. Optional properties for slave devices:
  31. SPI slave nodes can contain the following properties.
  32. Not all SPI Peripherals from Texas Instruments support this.
  33. Please check SPI peripheral documentation for a device before using these.
  34. - ti,spi-wdelay : delay between transmission of words
  35. (SPIFMTn.WDELAY, SPIDAT1.WDEL) must be specified in number of SPI module
  36. clock periods.
  37. delay = WDELAY * SPI_module_clock_period + 2 * SPI_module_clock_period
  38. Below is timing diagram which shows functional meaning of
  39. "ti,spi-wdelay" parameter.
  40. +-+ +-+ +-+ +-+ +-+ +-+ +-+ +-+
  41. SPI_CLK | | | | | | | | | | | | | | | |
  42. +----------+ +-+ +-+ +-+ +-+ +---------------------------+ +-+ +-+ +-
  43. SPI_SOMI/SIMO+-----------------+ +-----------
  44. +----------+ word1 +---------------------------+word2
  45. +-----------------+ +-----------
  46. WDELAY
  47. <-------------------------->
  48. Example of a NOR flash slave device (n25q032) connected to DaVinci
  49. SPI controller device over the SPI bus.
  50. spi0:spi@20BF0000 {
  51. #address-cells = <1>;
  52. #size-cells = <0>;
  53. compatible = "ti,dm6446-spi";
  54. reg = <0x20BF0000 0x1000>;
  55. num-cs = <4>;
  56. ti,davinci-spi-intr-line = <0>;
  57. interrupts = <338>;
  58. clocks = <&clkspi>;
  59. flash: n25q032@0 {
  60. #address-cells = <1>;
  61. #size-cells = <1>;
  62. compatible = "st,m25p32";
  63. spi-max-frequency = <25000000>;
  64. reg = <0>;
  65. ti,spi-wdelay = <8>;
  66. partition@0 {
  67. label = "u-boot-spl";
  68. reg = <0x0 0x80000>;
  69. read-only;
  70. };
  71. partition@1 {
  72. label = "test";
  73. reg = <0x80000 0x380000>;
  74. };
  75. };
  76. };