spi-summary 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. Overview of Linux kernel SPI support
  2. ====================================
  3. 02-Feb-2012
  4. What is SPI?
  5. ------------
  6. The "Serial Peripheral Interface" (SPI) is a synchronous four wire serial
  7. link used to connect microcontrollers to sensors, memory, and peripherals.
  8. It's a simple "de facto" standard, not complicated enough to acquire a
  9. standardization body. SPI uses a master/slave configuration.
  10. The three signal wires hold a clock (SCK, often on the order of 10 MHz),
  11. and parallel data lines with "Master Out, Slave In" (MOSI) or "Master In,
  12. Slave Out" (MISO) signals. (Other names are also used.) There are four
  13. clocking modes through which data is exchanged; mode-0 and mode-3 are most
  14. commonly used. Each clock cycle shifts data out and data in; the clock
  15. doesn't cycle except when there is a data bit to shift. Not all data bits
  16. are used though; not every protocol uses those full duplex capabilities.
  17. SPI masters use a fourth "chip select" line to activate a given SPI slave
  18. device, so those three signal wires may be connected to several chips
  19. in parallel. All SPI slaves support chipselects; they are usually active
  20. low signals, labeled nCSx for slave 'x' (e.g. nCS0). Some devices have
  21. other signals, often including an interrupt to the master.
  22. Unlike serial busses like USB or SMBus, even low level protocols for
  23. SPI slave functions are usually not interoperable between vendors
  24. (except for commodities like SPI memory chips).
  25. - SPI may be used for request/response style device protocols, as with
  26. touchscreen sensors and memory chips.
  27. - It may also be used to stream data in either direction (half duplex),
  28. or both of them at the same time (full duplex).
  29. - Some devices may use eight bit words. Others may use different word
  30. lengths, such as streams of 12-bit or 20-bit digital samples.
  31. - Words are usually sent with their most significant bit (MSB) first,
  32. but sometimes the least significant bit (LSB) goes first instead.
  33. - Sometimes SPI is used to daisy-chain devices, like shift registers.
  34. In the same way, SPI slaves will only rarely support any kind of automatic
  35. discovery/enumeration protocol. The tree of slave devices accessible from
  36. a given SPI master will normally be set up manually, with configuration
  37. tables.
  38. SPI is only one of the names used by such four-wire protocols, and
  39. most controllers have no problem handling "MicroWire" (think of it as
  40. half-duplex SPI, for request/response protocols), SSP ("Synchronous
  41. Serial Protocol"), PSP ("Programmable Serial Protocol"), and other
  42. related protocols.
  43. Some chips eliminate a signal line by combining MOSI and MISO, and
  44. limiting themselves to half-duplex at the hardware level. In fact
  45. some SPI chips have this signal mode as a strapping option. These
  46. can be accessed using the same programming interface as SPI, but of
  47. course they won't handle full duplex transfers. You may find such
  48. chips described as using "three wire" signaling: SCK, data, nCSx.
  49. (That data line is sometimes called MOMI or SISO.)
  50. Microcontrollers often support both master and slave sides of the SPI
  51. protocol. This document (and Linux) currently only supports the master
  52. side of SPI interactions.
  53. Who uses it? On what kinds of systems?
  54. ---------------------------------------
  55. Linux developers using SPI are probably writing device drivers for embedded
  56. systems boards. SPI is used to control external chips, and it is also a
  57. protocol supported by every MMC or SD memory card. (The older "DataFlash"
  58. cards, predating MMC cards but using the same connectors and card shape,
  59. support only SPI.) Some PC hardware uses SPI flash for BIOS code.
  60. SPI slave chips range from digital/analog converters used for analog
  61. sensors and codecs, to memory, to peripherals like USB controllers
  62. or Ethernet adapters; and more.
  63. Most systems using SPI will integrate a few devices on a mainboard.
  64. Some provide SPI links on expansion connectors; in cases where no
  65. dedicated SPI controller exists, GPIO pins can be used to create a
  66. low speed "bitbanging" adapter. Very few systems will "hotplug" an SPI
  67. controller; the reasons to use SPI focus on low cost and simple operation,
  68. and if dynamic reconfiguration is important, USB will often be a more
  69. appropriate low-pincount peripheral bus.
  70. Many microcontrollers that can run Linux integrate one or more I/O
  71. interfaces with SPI modes. Given SPI support, they could use MMC or SD
  72. cards without needing a special purpose MMC/SD/SDIO controller.
  73. I'm confused. What are these four SPI "clock modes"?
  74. -----------------------------------------------------
  75. It's easy to be confused here, and the vendor documentation you'll
  76. find isn't necessarily helpful. The four modes combine two mode bits:
  77. - CPOL indicates the initial clock polarity. CPOL=0 means the
  78. clock starts low, so the first (leading) edge is rising, and
  79. the second (trailing) edge is falling. CPOL=1 means the clock
  80. starts high, so the first (leading) edge is falling.
  81. - CPHA indicates the clock phase used to sample data; CPHA=0 says
  82. sample on the leading edge, CPHA=1 means the trailing edge.
  83. Since the signal needs to stablize before it's sampled, CPHA=0
  84. implies that its data is written half a clock before the first
  85. clock edge. The chipselect may have made it become available.
  86. Chip specs won't always say "uses SPI mode X" in as many words,
  87. but their timing diagrams will make the CPOL and CPHA modes clear.
  88. In the SPI mode number, CPOL is the high order bit and CPHA is the
  89. low order bit. So when a chip's timing diagram shows the clock
  90. starting low (CPOL=0) and data stabilized for sampling during the
  91. trailing clock edge (CPHA=1), that's SPI mode 1.
  92. Note that the clock mode is relevant as soon as the chipselect goes
  93. active. So the master must set the clock to inactive before selecting
  94. a slave, and the slave can tell the chosen polarity by sampling the
  95. clock level when its select line goes active. That's why many devices
  96. support for example both modes 0 and 3: they don't care about polarity,
  97. and always clock data in/out on rising clock edges.
  98. How do these driver programming interfaces work?
  99. ------------------------------------------------
  100. The <linux/spi/spi.h> header file includes kerneldoc, as does the
  101. main source code, and you should certainly read that chapter of the
  102. kernel API document. This is just an overview, so you get the big
  103. picture before those details.
  104. SPI requests always go into I/O queues. Requests for a given SPI device
  105. are always executed in FIFO order, and complete asynchronously through
  106. completion callbacks. There are also some simple synchronous wrappers
  107. for those calls, including ones for common transaction types like writing
  108. a command and then reading its response.
  109. There are two types of SPI driver, here called:
  110. Controller drivers ... controllers may be built into System-On-Chip
  111. processors, and often support both Master and Slave roles.
  112. These drivers touch hardware registers and may use DMA.
  113. Or they can be PIO bitbangers, needing just GPIO pins.
  114. Protocol drivers ... these pass messages through the controller
  115. driver to communicate with a Slave or Master device on the
  116. other side of an SPI link.
  117. So for example one protocol driver might talk to the MTD layer to export
  118. data to filesystems stored on SPI flash like DataFlash; and others might
  119. control audio interfaces, present touchscreen sensors as input interfaces,
  120. or monitor temperature and voltage levels during industrial processing.
  121. And those might all be sharing the same controller driver.
  122. A "struct spi_device" encapsulates the master-side interface between
  123. those two types of driver. At this writing, Linux has no slave side
  124. programming interface.
  125. There is a minimal core of SPI programming interfaces, focussing on
  126. using the driver model to connect controller and protocol drivers using
  127. device tables provided by board specific initialization code. SPI
  128. shows up in sysfs in several locations:
  129. /sys/devices/.../CTLR ... physical node for a given SPI controller
  130. /sys/devices/.../CTLR/spiB.C ... spi_device on bus "B",
  131. chipselect C, accessed through CTLR.
  132. /sys/bus/spi/devices/spiB.C ... symlink to that physical
  133. .../CTLR/spiB.C device
  134. /sys/devices/.../CTLR/spiB.C/modalias ... identifies the driver
  135. that should be used with this device (for hotplug/coldplug)
  136. /sys/bus/spi/drivers/D ... driver for one or more spi*.* devices
  137. /sys/class/spi_master/spiB ... symlink (or actual device node) to
  138. a logical node which could hold class related state for the
  139. controller managing bus "B". All spiB.* devices share one
  140. physical SPI bus segment, with SCLK, MOSI, and MISO.
  141. Note that the actual location of the controller's class state depends
  142. on whether you enabled CONFIG_SYSFS_DEPRECATED or not. At this time,
  143. the only class-specific state is the bus number ("B" in "spiB"), so
  144. those /sys/class entries are only useful to quickly identify busses.
  145. How does board-specific init code declare SPI devices?
  146. ------------------------------------------------------
  147. Linux needs several kinds of information to properly configure SPI devices.
  148. That information is normally provided by board-specific code, even for
  149. chips that do support some of automated discovery/enumeration.
  150. DECLARE CONTROLLERS
  151. The first kind of information is a list of what SPI controllers exist.
  152. For System-on-Chip (SOC) based boards, these will usually be platform
  153. devices, and the controller may need some platform_data in order to
  154. operate properly. The "struct platform_device" will include resources
  155. like the physical address of the controller's first register and its IRQ.
  156. Platforms will often abstract the "register SPI controller" operation,
  157. maybe coupling it with code to initialize pin configurations, so that
  158. the arch/.../mach-*/board-*.c files for several boards can all share the
  159. same basic controller setup code. This is because most SOCs have several
  160. SPI-capable controllers, and only the ones actually usable on a given
  161. board should normally be set up and registered.
  162. So for example arch/.../mach-*/board-*.c files might have code like:
  163. #include <mach/spi.h> /* for mysoc_spi_data */
  164. /* if your mach-* infrastructure doesn't support kernels that can
  165. * run on multiple boards, pdata wouldn't benefit from "__init".
  166. */
  167. static struct mysoc_spi_data pdata __initdata = { ... };
  168. static __init board_init(void)
  169. {
  170. ...
  171. /* this board only uses SPI controller #2 */
  172. mysoc_register_spi(2, &pdata);
  173. ...
  174. }
  175. And SOC-specific utility code might look something like:
  176. #include <mach/spi.h>
  177. static struct platform_device spi2 = { ... };
  178. void mysoc_register_spi(unsigned n, struct mysoc_spi_data *pdata)
  179. {
  180. struct mysoc_spi_data *pdata2;
  181. pdata2 = kmalloc(sizeof *pdata2, GFP_KERNEL);
  182. *pdata2 = pdata;
  183. ...
  184. if (n == 2) {
  185. spi2->dev.platform_data = pdata2;
  186. register_platform_device(&spi2);
  187. /* also: set up pin modes so the spi2 signals are
  188. * visible on the relevant pins ... bootloaders on
  189. * production boards may already have done this, but
  190. * developer boards will often need Linux to do it.
  191. */
  192. }
  193. ...
  194. }
  195. Notice how the platform_data for boards may be different, even if the
  196. same SOC controller is used. For example, on one board SPI might use
  197. an external clock, where another derives the SPI clock from current
  198. settings of some master clock.
  199. DECLARE SLAVE DEVICES
  200. The second kind of information is a list of what SPI slave devices exist
  201. on the target board, often with some board-specific data needed for the
  202. driver to work correctly.
  203. Normally your arch/.../mach-*/board-*.c files would provide a small table
  204. listing the SPI devices on each board. (This would typically be only a
  205. small handful.) That might look like:
  206. static struct ads7846_platform_data ads_info = {
  207. .vref_delay_usecs = 100,
  208. .x_plate_ohms = 580,
  209. .y_plate_ohms = 410,
  210. };
  211. static struct spi_board_info spi_board_info[] __initdata = {
  212. {
  213. .modalias = "ads7846",
  214. .platform_data = &ads_info,
  215. .mode = SPI_MODE_0,
  216. .irq = GPIO_IRQ(31),
  217. .max_speed_hz = 120000 /* max sample rate at 3V */ * 16,
  218. .bus_num = 1,
  219. .chip_select = 0,
  220. },
  221. };
  222. Again, notice how board-specific information is provided; each chip may need
  223. several types. This example shows generic constraints like the fastest SPI
  224. clock to allow (a function of board voltage in this case) or how an IRQ pin
  225. is wired, plus chip-specific constraints like an important delay that's
  226. changed by the capacitance at one pin.
  227. (There's also "controller_data", information that may be useful to the
  228. controller driver. An example would be peripheral-specific DMA tuning
  229. data or chipselect callbacks. This is stored in spi_device later.)
  230. The board_info should provide enough information to let the system work
  231. without the chip's driver being loaded. The most troublesome aspect of
  232. that is likely the SPI_CS_HIGH bit in the spi_device.mode field, since
  233. sharing a bus with a device that interprets chipselect "backwards" is
  234. not possible until the infrastructure knows how to deselect it.
  235. Then your board initialization code would register that table with the SPI
  236. infrastructure, so that it's available later when the SPI master controller
  237. driver is registered:
  238. spi_register_board_info(spi_board_info, ARRAY_SIZE(spi_board_info));
  239. Like with other static board-specific setup, you won't unregister those.
  240. The widely used "card" style computers bundle memory, cpu, and little else
  241. onto a card that's maybe just thirty square centimeters. On such systems,
  242. your arch/.../mach-.../board-*.c file would primarily provide information
  243. about the devices on the mainboard into which such a card is plugged. That
  244. certainly includes SPI devices hooked up through the card connectors!
  245. NON-STATIC CONFIGURATIONS
  246. Developer boards often play by different rules than product boards, and one
  247. example is the potential need to hotplug SPI devices and/or controllers.
  248. For those cases you might need to use spi_busnum_to_master() to look
  249. up the spi bus master, and will likely need spi_new_device() to provide the
  250. board info based on the board that was hotplugged. Of course, you'd later
  251. call at least spi_unregister_device() when that board is removed.
  252. When Linux includes support for MMC/SD/SDIO/DataFlash cards through SPI, those
  253. configurations will also be dynamic. Fortunately, such devices all support
  254. basic device identification probes, so they should hotplug normally.
  255. How do I write an "SPI Protocol Driver"?
  256. ----------------------------------------
  257. Most SPI drivers are currently kernel drivers, but there's also support
  258. for userspace drivers. Here we talk only about kernel drivers.
  259. SPI protocol drivers somewhat resemble platform device drivers:
  260. static struct spi_driver CHIP_driver = {
  261. .driver = {
  262. .name = "CHIP",
  263. .owner = THIS_MODULE,
  264. .pm = &CHIP_pm_ops,
  265. },
  266. .probe = CHIP_probe,
  267. .remove = CHIP_remove,
  268. };
  269. The driver core will automatically attempt to bind this driver to any SPI
  270. device whose board_info gave a modalias of "CHIP". Your probe() code
  271. might look like this unless you're creating a device which is managing
  272. a bus (appearing under /sys/class/spi_master).
  273. static int CHIP_probe(struct spi_device *spi)
  274. {
  275. struct CHIP *chip;
  276. struct CHIP_platform_data *pdata;
  277. /* assuming the driver requires board-specific data: */
  278. pdata = &spi->dev.platform_data;
  279. if (!pdata)
  280. return -ENODEV;
  281. /* get memory for driver's per-chip state */
  282. chip = kzalloc(sizeof *chip, GFP_KERNEL);
  283. if (!chip)
  284. return -ENOMEM;
  285. spi_set_drvdata(spi, chip);
  286. ... etc
  287. return 0;
  288. }
  289. As soon as it enters probe(), the driver may issue I/O requests to
  290. the SPI device using "struct spi_message". When remove() returns,
  291. or after probe() fails, the driver guarantees that it won't submit
  292. any more such messages.
  293. - An spi_message is a sequence of protocol operations, executed
  294. as one atomic sequence. SPI driver controls include:
  295. + when bidirectional reads and writes start ... by how its
  296. sequence of spi_transfer requests is arranged;
  297. + which I/O buffers are used ... each spi_transfer wraps a
  298. buffer for each transfer direction, supporting full duplex
  299. (two pointers, maybe the same one in both cases) and half
  300. duplex (one pointer is NULL) transfers;
  301. + optionally defining short delays after transfers ... using
  302. the spi_transfer.delay_usecs setting (this delay can be the
  303. only protocol effect, if the buffer length is zero);
  304. + whether the chipselect becomes inactive after a transfer and
  305. any delay ... by using the spi_transfer.cs_change flag;
  306. + hinting whether the next message is likely to go to this same
  307. device ... using the spi_transfer.cs_change flag on the last
  308. transfer in that atomic group, and potentially saving costs
  309. for chip deselect and select operations.
  310. - Follow standard kernel rules, and provide DMA-safe buffers in
  311. your messages. That way controller drivers using DMA aren't forced
  312. to make extra copies unless the hardware requires it (e.g. working
  313. around hardware errata that force the use of bounce buffering).
  314. If standard dma_map_single() handling of these buffers is inappropriate,
  315. you can use spi_message.is_dma_mapped to tell the controller driver
  316. that you've already provided the relevant DMA addresses.
  317. - The basic I/O primitive is spi_async(). Async requests may be
  318. issued in any context (irq handler, task, etc) and completion
  319. is reported using a callback provided with the message.
  320. After any detected error, the chip is deselected and processing
  321. of that spi_message is aborted.
  322. - There are also synchronous wrappers like spi_sync(), and wrappers
  323. like spi_read(), spi_write(), and spi_write_then_read(). These
  324. may be issued only in contexts that may sleep, and they're all
  325. clean (and small, and "optional") layers over spi_async().
  326. - The spi_write_then_read() call, and convenience wrappers around
  327. it, should only be used with small amounts of data where the
  328. cost of an extra copy may be ignored. It's designed to support
  329. common RPC-style requests, such as writing an eight bit command
  330. and reading a sixteen bit response -- spi_w8r16() being one its
  331. wrappers, doing exactly that.
  332. Some drivers may need to modify spi_device characteristics like the
  333. transfer mode, wordsize, or clock rate. This is done with spi_setup(),
  334. which would normally be called from probe() before the first I/O is
  335. done to the device. However, that can also be called at any time
  336. that no message is pending for that device.
  337. While "spi_device" would be the bottom boundary of the driver, the
  338. upper boundaries might include sysfs (especially for sensor readings),
  339. the input layer, ALSA, networking, MTD, the character device framework,
  340. or other Linux subsystems.
  341. Note that there are two types of memory your driver must manage as part
  342. of interacting with SPI devices.
  343. - I/O buffers use the usual Linux rules, and must be DMA-safe.
  344. You'd normally allocate them from the heap or free page pool.
  345. Don't use the stack, or anything that's declared "static".
  346. - The spi_message and spi_transfer metadata used to glue those
  347. I/O buffers into a group of protocol transactions. These can
  348. be allocated anywhere it's convenient, including as part of
  349. other allocate-once driver data structures. Zero-init these.
  350. If you like, spi_message_alloc() and spi_message_free() convenience
  351. routines are available to allocate and zero-initialize an spi_message
  352. with several transfers.
  353. How do I write an "SPI Master Controller Driver"?
  354. -------------------------------------------------
  355. An SPI controller will probably be registered on the platform_bus; write
  356. a driver to bind to the device, whichever bus is involved.
  357. The main task of this type of driver is to provide an "spi_master".
  358. Use spi_alloc_master() to allocate the master, and spi_master_get_devdata()
  359. to get the driver-private data allocated for that device.
  360. struct spi_master *master;
  361. struct CONTROLLER *c;
  362. master = spi_alloc_master(dev, sizeof *c);
  363. if (!master)
  364. return -ENODEV;
  365. c = spi_master_get_devdata(master);
  366. The driver will initialize the fields of that spi_master, including the
  367. bus number (maybe the same as the platform device ID) and three methods
  368. used to interact with the SPI core and SPI protocol drivers. It will
  369. also initialize its own internal state. (See below about bus numbering
  370. and those methods.)
  371. After you initialize the spi_master, then use spi_register_master() to
  372. publish it to the rest of the system. At that time, device nodes for the
  373. controller and any predeclared spi devices will be made available, and
  374. the driver model core will take care of binding them to drivers.
  375. If you need to remove your SPI controller driver, spi_unregister_master()
  376. will reverse the effect of spi_register_master().
  377. BUS NUMBERING
  378. Bus numbering is important, since that's how Linux identifies a given
  379. SPI bus (shared SCK, MOSI, MISO). Valid bus numbers start at zero. On
  380. SOC systems, the bus numbers should match the numbers defined by the chip
  381. manufacturer. For example, hardware controller SPI2 would be bus number 2,
  382. and spi_board_info for devices connected to it would use that number.
  383. If you don't have such hardware-assigned bus number, and for some reason
  384. you can't just assign them, then provide a negative bus number. That will
  385. then be replaced by a dynamically assigned number. You'd then need to treat
  386. this as a non-static configuration (see above).
  387. SPI MASTER METHODS
  388. master->setup(struct spi_device *spi)
  389. This sets up the device clock rate, SPI mode, and word sizes.
  390. Drivers may change the defaults provided by board_info, and then
  391. call spi_setup(spi) to invoke this routine. It may sleep.
  392. Unless each SPI slave has its own configuration registers, don't
  393. change them right away ... otherwise drivers could corrupt I/O
  394. that's in progress for other SPI devices.
  395. ** BUG ALERT: for some reason the first version of
  396. ** many spi_master drivers seems to get this wrong.
  397. ** When you code setup(), ASSUME that the controller
  398. ** is actively processing transfers for another device.
  399. master->cleanup(struct spi_device *spi)
  400. Your controller driver may use spi_device.controller_state to hold
  401. state it dynamically associates with that device. If you do that,
  402. be sure to provide the cleanup() method to free that state.
  403. master->prepare_transfer_hardware(struct spi_master *master)
  404. This will be called by the queue mechanism to signal to the driver
  405. that a message is coming in soon, so the subsystem requests the
  406. driver to prepare the transfer hardware by issuing this call.
  407. This may sleep.
  408. master->unprepare_transfer_hardware(struct spi_master *master)
  409. This will be called by the queue mechanism to signal to the driver
  410. that there are no more messages pending in the queue and it may
  411. relax the hardware (e.g. by power management calls). This may sleep.
  412. master->transfer_one_message(struct spi_master *master,
  413. struct spi_message *mesg)
  414. The subsystem calls the driver to transfer a single message while
  415. queuing transfers that arrive in the meantime. When the driver is
  416. finished with this message, it must call
  417. spi_finalize_current_message() so the subsystem can issue the next
  418. message. This may sleep.
  419. master->transfer_one(struct spi_master *master, struct spi_device *spi,
  420. struct spi_transfer *transfer)
  421. The subsystem calls the driver to transfer a single transfer while
  422. queuing transfers that arrive in the meantime. When the driver is
  423. finished with this transfer, it must call
  424. spi_finalize_current_transfer() so the subsystem can issue the next
  425. transfer. This may sleep. Note: transfer_one and transfer_one_message
  426. are mutually exclusive; when both are set, the generic subsystem does
  427. not call your transfer_one callback.
  428. Return values:
  429. negative errno: error
  430. 0: transfer is finished
  431. 1: transfer is still in progress
  432. DEPRECATED METHODS
  433. master->transfer(struct spi_device *spi, struct spi_message *message)
  434. This must not sleep. Its responsibility is to arrange that the
  435. transfer happens and its complete() callback is issued. The two
  436. will normally happen later, after other transfers complete, and
  437. if the controller is idle it will need to be kickstarted. This
  438. method is not used on queued controllers and must be NULL if
  439. transfer_one_message() and (un)prepare_transfer_hardware() are
  440. implemented.
  441. SPI MESSAGE QUEUE
  442. If you are happy with the standard queueing mechanism provided by the
  443. SPI subsystem, just implement the queued methods specified above. Using
  444. the message queue has the upside of centralizing a lot of code and
  445. providing pure process-context execution of methods. The message queue
  446. can also be elevated to realtime priority on high-priority SPI traffic.
  447. Unless the queueing mechanism in the SPI subsystem is selected, the bulk
  448. of the driver will be managing the I/O queue fed by the now deprecated
  449. function transfer().
  450. That queue could be purely conceptual. For example, a driver used only
  451. for low-frequency sensor access might be fine using synchronous PIO.
  452. But the queue will probably be very real, using message->queue, PIO,
  453. often DMA (especially if the root filesystem is in SPI flash), and
  454. execution contexts like IRQ handlers, tasklets, or workqueues (such
  455. as keventd). Your driver can be as fancy, or as simple, as you need.
  456. Such a transfer() method would normally just add the message to a
  457. queue, and then start some asynchronous transfer engine (unless it's
  458. already running).
  459. THANKS TO
  460. ---------
  461. Contributors to Linux-SPI discussions include (in alphabetical order,
  462. by last name):
  463. Mark Brown
  464. David Brownell
  465. Russell King
  466. Grant Likely
  467. Dmitry Pervushin
  468. Stephen Street
  469. Mark Underwood
  470. Andrew Victor
  471. Linus Walleij
  472. Vitaly Wool