arcregs.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /*
  2. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef _ASM_ARC_ARCREGS_H
  9. #define _ASM_ARC_ARCREGS_H
  10. /* Build Configuration Registers */
  11. #define ARC_REG_DCCMBASE_BCR 0x61 /* DCCM Base Addr */
  12. #define ARC_REG_CRC_BCR 0x62
  13. #define ARC_REG_VECBASE_BCR 0x68
  14. #define ARC_REG_PERIBASE_BCR 0x69
  15. #define ARC_REG_FP_BCR 0x6B /* ARCompact: Single-Precision FPU */
  16. #define ARC_REG_DPFP_BCR 0x6C /* ARCompact: Dbl Precision FPU */
  17. #define ARC_REG_FP_V2_BCR 0xc8 /* ARCv2 FPU */
  18. #define ARC_REG_SLC_BCR 0xce
  19. #define ARC_REG_DCCM_BCR 0x74 /* DCCM Present + SZ */
  20. #define ARC_REG_TIMERS_BCR 0x75
  21. #define ARC_REG_AP_BCR 0x76
  22. #define ARC_REG_ICCM_BCR 0x78
  23. #define ARC_REG_XY_MEM_BCR 0x79
  24. #define ARC_REG_MAC_BCR 0x7a
  25. #define ARC_REG_MUL_BCR 0x7b
  26. #define ARC_REG_SWAP_BCR 0x7c
  27. #define ARC_REG_NORM_BCR 0x7d
  28. #define ARC_REG_MIXMAX_BCR 0x7e
  29. #define ARC_REG_BARREL_BCR 0x7f
  30. #define ARC_REG_D_UNCACH_BCR 0x6A
  31. #define ARC_REG_BPU_BCR 0xc0
  32. #define ARC_REG_ISA_CFG_BCR 0xc1
  33. #define ARC_REG_RTT_BCR 0xF2
  34. #define ARC_REG_IRQ_BCR 0xF3
  35. #define ARC_REG_SMART_BCR 0xFF
  36. #define ARC_REG_CLUSTER_BCR 0xcf
  37. /* status32 Bits Positions */
  38. #define STATUS_AE_BIT 5 /* Exception active */
  39. #define STATUS_DE_BIT 6 /* PC is in delay slot */
  40. #define STATUS_U_BIT 7 /* User/Kernel mode */
  41. #define STATUS_L_BIT 12 /* Loop inhibit */
  42. /* These masks correspond to the status word(STATUS_32) bits */
  43. #define STATUS_AE_MASK (1<<STATUS_AE_BIT)
  44. #define STATUS_DE_MASK (1<<STATUS_DE_BIT)
  45. #define STATUS_U_MASK (1<<STATUS_U_BIT)
  46. #define STATUS_L_MASK (1<<STATUS_L_BIT)
  47. /*
  48. * ECR: Exception Cause Reg bits-n-pieces
  49. * [23:16] = Exception Vector
  50. * [15: 8] = Exception Cause Code
  51. * [ 7: 0] = Exception Parameters (for certain types only)
  52. */
  53. #ifdef CONFIG_ISA_ARCOMPACT
  54. #define ECR_V_MEM_ERR 0x01
  55. #define ECR_V_INSN_ERR 0x02
  56. #define ECR_V_MACH_CHK 0x20
  57. #define ECR_V_ITLB_MISS 0x21
  58. #define ECR_V_DTLB_MISS 0x22
  59. #define ECR_V_PROTV 0x23
  60. #define ECR_V_TRAP 0x25
  61. #else
  62. #define ECR_V_MEM_ERR 0x01
  63. #define ECR_V_INSN_ERR 0x02
  64. #define ECR_V_MACH_CHK 0x03
  65. #define ECR_V_ITLB_MISS 0x04
  66. #define ECR_V_DTLB_MISS 0x05
  67. #define ECR_V_PROTV 0x06
  68. #define ECR_V_TRAP 0x09
  69. #endif
  70. /* DTLB Miss and Protection Violation Cause Codes */
  71. #define ECR_C_PROTV_INST_FETCH 0x00
  72. #define ECR_C_PROTV_LOAD 0x01
  73. #define ECR_C_PROTV_STORE 0x02
  74. #define ECR_C_PROTV_XCHG 0x03
  75. #define ECR_C_PROTV_MISALIG_DATA 0x04
  76. #define ECR_C_BIT_PROTV_MISALIG_DATA 10
  77. /* Machine Check Cause Code Values */
  78. #define ECR_C_MCHK_DUP_TLB 0x01
  79. /* DTLB Miss Exception Cause Code Values */
  80. #define ECR_C_BIT_DTLB_LD_MISS 8
  81. #define ECR_C_BIT_DTLB_ST_MISS 9
  82. /* Auxiliary registers */
  83. #define AUX_IDENTITY 4
  84. #define AUX_INTR_VEC_BASE 0x25
  85. #define AUX_NON_VOL 0x5e
  86. /*
  87. * Floating Pt Registers
  88. * Status regs are read-only (build-time) so need not be saved/restored
  89. */
  90. #define ARC_AUX_FP_STAT 0x300
  91. #define ARC_AUX_DPFP_1L 0x301
  92. #define ARC_AUX_DPFP_1H 0x302
  93. #define ARC_AUX_DPFP_2L 0x303
  94. #define ARC_AUX_DPFP_2H 0x304
  95. #define ARC_AUX_DPFP_STAT 0x305
  96. #ifndef __ASSEMBLY__
  97. /*
  98. ******************************************************************
  99. * Inline ASM macros to read/write AUX Regs
  100. * Essentially invocation of lr/sr insns from "C"
  101. */
  102. #if 1
  103. #define read_aux_reg(reg) __builtin_arc_lr(reg)
  104. /* gcc builtin sr needs reg param to be long immediate */
  105. #define write_aux_reg(reg_immed, val) \
  106. __builtin_arc_sr((unsigned int)(val), reg_immed)
  107. #else
  108. #define read_aux_reg(reg) \
  109. ({ \
  110. unsigned int __ret; \
  111. __asm__ __volatile__( \
  112. " lr %0, [%1]" \
  113. : "=r"(__ret) \
  114. : "i"(reg)); \
  115. __ret; \
  116. })
  117. /*
  118. * Aux Reg address is specified as long immediate by caller
  119. * e.g.
  120. * write_aux_reg(0x69, some_val);
  121. * This generates tightest code.
  122. */
  123. #define write_aux_reg(reg_imm, val) \
  124. ({ \
  125. __asm__ __volatile__( \
  126. " sr %0, [%1] \n" \
  127. : \
  128. : "ir"(val), "i"(reg_imm)); \
  129. })
  130. /*
  131. * Aux Reg address is specified in a variable
  132. * * e.g.
  133. * reg_num = 0x69
  134. * write_aux_reg2(reg_num, some_val);
  135. * This has to generate glue code to load the reg num from
  136. * memory to a reg hence not recommended.
  137. */
  138. #define write_aux_reg2(reg_in_var, val) \
  139. ({ \
  140. unsigned int tmp; \
  141. \
  142. __asm__ __volatile__( \
  143. " ld %0, [%2] \n\t" \
  144. " sr %1, [%0] \n\t" \
  145. : "=&r"(tmp) \
  146. : "r"(val), "memory"(&reg_in_var)); \
  147. })
  148. #endif
  149. #define READ_BCR(reg, into) \
  150. { \
  151. unsigned int tmp; \
  152. tmp = read_aux_reg(reg); \
  153. if (sizeof(tmp) == sizeof(into)) { \
  154. into = *((typeof(into) *)&tmp); \
  155. } else { \
  156. extern void bogus_undefined(void); \
  157. bogus_undefined(); \
  158. } \
  159. }
  160. #define WRITE_AUX(reg, into) \
  161. { \
  162. unsigned int tmp; \
  163. if (sizeof(tmp) == sizeof(into)) { \
  164. tmp = (*(unsigned int *)&(into)); \
  165. write_aux_reg(reg, tmp); \
  166. } else { \
  167. extern void bogus_undefined(void); \
  168. bogus_undefined(); \
  169. } \
  170. }
  171. /* Helpers */
  172. #define TO_KB(bytes) ((bytes) >> 10)
  173. #define TO_MB(bytes) (TO_KB(bytes) >> 10)
  174. #define PAGES_TO_KB(n_pages) ((n_pages) << (PAGE_SHIFT - 10))
  175. #define PAGES_TO_MB(n_pages) (PAGES_TO_KB(n_pages) >> 10)
  176. /*
  177. ***************************************************************
  178. * Build Configuration Registers, with encoded hardware config
  179. */
  180. struct bcr_identity {
  181. #ifdef CONFIG_CPU_BIG_ENDIAN
  182. unsigned int chip_id:16, cpu_id:8, family:8;
  183. #else
  184. unsigned int family:8, cpu_id:8, chip_id:16;
  185. #endif
  186. };
  187. struct bcr_isa {
  188. #ifdef CONFIG_CPU_BIG_ENDIAN
  189. unsigned int div_rem:4, pad2:4, ldd:1, unalign:1, atomic:1, be:1,
  190. pad1:11, atomic1:1, ver:8;
  191. #else
  192. unsigned int ver:8, atomic1:1, pad1:11, be:1, atomic:1, unalign:1,
  193. ldd:1, pad2:4, div_rem:4;
  194. #endif
  195. };
  196. struct bcr_mpy {
  197. #ifdef CONFIG_CPU_BIG_ENDIAN
  198. unsigned int pad:8, x1616:8, dsp:4, cycles:2, type:2, ver:8;
  199. #else
  200. unsigned int ver:8, type:2, cycles:2, dsp:4, x1616:8, pad:8;
  201. #endif
  202. };
  203. struct bcr_extn_xymem {
  204. #ifdef CONFIG_CPU_BIG_ENDIAN
  205. unsigned int ram_org:2, num_banks:4, bank_sz:4, ver:8;
  206. #else
  207. unsigned int ver:8, bank_sz:4, num_banks:4, ram_org:2;
  208. #endif
  209. };
  210. struct bcr_perip {
  211. #ifdef CONFIG_CPU_BIG_ENDIAN
  212. unsigned int start:8, pad2:8, sz:8, ver:8;
  213. #else
  214. unsigned int ver:8, sz:8, pad2:8, start:8;
  215. #endif
  216. };
  217. struct bcr_iccm {
  218. #ifdef CONFIG_CPU_BIG_ENDIAN
  219. unsigned int base:16, pad:5, sz:3, ver:8;
  220. #else
  221. unsigned int ver:8, sz:3, pad:5, base:16;
  222. #endif
  223. };
  224. /* DCCM Base Address Register: ARC_REG_DCCMBASE_BCR */
  225. struct bcr_dccm_base {
  226. #ifdef CONFIG_CPU_BIG_ENDIAN
  227. unsigned int addr:24, ver:8;
  228. #else
  229. unsigned int ver:8, addr:24;
  230. #endif
  231. };
  232. /* DCCM RAM Configuration Register: ARC_REG_DCCM_BCR */
  233. struct bcr_dccm {
  234. #ifdef CONFIG_CPU_BIG_ENDIAN
  235. unsigned int res:21, sz:3, ver:8;
  236. #else
  237. unsigned int ver:8, sz:3, res:21;
  238. #endif
  239. };
  240. /* ARCompact: Both SP and DP FPU BCRs have same format */
  241. struct bcr_fp_arcompact {
  242. #ifdef CONFIG_CPU_BIG_ENDIAN
  243. unsigned int fast:1, ver:8;
  244. #else
  245. unsigned int ver:8, fast:1;
  246. #endif
  247. };
  248. struct bcr_fp_arcv2 {
  249. #ifdef CONFIG_CPU_BIG_ENDIAN
  250. unsigned int pad2:15, dp:1, pad1:7, sp:1, ver:8;
  251. #else
  252. unsigned int ver:8, sp:1, pad1:7, dp:1, pad2:15;
  253. #endif
  254. };
  255. struct bcr_timer {
  256. #ifdef CONFIG_CPU_BIG_ENDIAN
  257. unsigned int pad2:15, rtsc:1, pad1:5, rtc:1, t1:1, t0:1, ver:8;
  258. #else
  259. unsigned int ver:8, t0:1, t1:1, rtc:1, pad1:5, rtsc:1, pad2:15;
  260. #endif
  261. };
  262. struct bcr_bpu_arcompact {
  263. #ifdef CONFIG_CPU_BIG_ENDIAN
  264. unsigned int pad2:19, fam:1, pad:2, ent:2, ver:8;
  265. #else
  266. unsigned int ver:8, ent:2, pad:2, fam:1, pad2:19;
  267. #endif
  268. };
  269. struct bcr_bpu_arcv2 {
  270. #ifdef CONFIG_CPU_BIG_ENDIAN
  271. unsigned int pad:6, fbe:2, tqe:2, ts:4, ft:1, rse:2, pte:3, bce:3, ver:8;
  272. #else
  273. unsigned int ver:8, bce:3, pte:3, rse:2, ft:1, ts:4, tqe:2, fbe:2, pad:6;
  274. #endif
  275. };
  276. struct bcr_generic {
  277. #ifdef CONFIG_CPU_BIG_ENDIAN
  278. unsigned int pad:24, ver:8;
  279. #else
  280. unsigned int ver:8, pad:24;
  281. #endif
  282. };
  283. /*
  284. *******************************************************************
  285. * Generic structures to hold build configuration used at runtime
  286. */
  287. struct cpuinfo_arc_mmu {
  288. unsigned int ver:4, pg_sz_k:8, s_pg_sz_m:8, pad:10, sasid:1, pae:1;
  289. unsigned int sets:12, ways:4, u_dtlb:8, u_itlb:8;
  290. };
  291. struct cpuinfo_arc_cache {
  292. unsigned int sz_k:14, line_len:8, assoc:4, ver:4, alias:1, vipt:1;
  293. };
  294. struct cpuinfo_arc_bpu {
  295. unsigned int ver, full, num_cache, num_pred;
  296. };
  297. struct cpuinfo_arc_ccm {
  298. unsigned int base_addr, sz;
  299. };
  300. struct cpuinfo_arc {
  301. struct cpuinfo_arc_cache icache, dcache, slc;
  302. struct cpuinfo_arc_mmu mmu;
  303. struct cpuinfo_arc_bpu bpu;
  304. struct bcr_identity core;
  305. struct bcr_isa isa;
  306. struct bcr_timer timers;
  307. unsigned int vec_base;
  308. struct cpuinfo_arc_ccm iccm, dccm;
  309. struct {
  310. unsigned int swap:1, norm:1, minmax:1, barrel:1, crc:1, pad1:3,
  311. fpu_sp:1, fpu_dp:1, pad2:6,
  312. debug:1, ap:1, smart:1, rtt:1, pad3:4,
  313. pad4:8;
  314. } extn;
  315. struct bcr_mpy extn_mpy;
  316. struct bcr_extn_xymem extn_xymem;
  317. };
  318. extern struct cpuinfo_arc cpuinfo_arc700[];
  319. static inline int is_isa_arcv2(void)
  320. {
  321. return IS_ENABLED(CONFIG_ISA_ARCV2);
  322. }
  323. static inline int is_isa_arcompact(void)
  324. {
  325. return IS_ENABLED(CONFIG_ISA_ARCOMPACT);
  326. }
  327. #endif /* __ASEMBLY__ */
  328. #endif /* _ASM_ARC_ARCREGS_H */