barrier.h 1.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748
  1. /*
  2. * Copyright (C) 2014-15 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef __ASM_BARRIER_H
  9. #define __ASM_BARRIER_H
  10. #ifdef CONFIG_ISA_ARCV2
  11. /*
  12. * ARCv2 based HS38 cores are in-order issue, but still weakly ordered
  13. * due to micro-arch buffering/queuing of load/store, cache hit vs. miss ...
  14. *
  15. * Explicit barrier provided by DMB instruction
  16. * - Operand supports fine grained load/store/load+store semantics
  17. * - Ensures that selected memory operation issued before it will complete
  18. * before any subsequent memory operation of same type
  19. * - DMB guarantees SMP as well as local barrier semantics
  20. * (asm-generic/barrier.h ensures sane smp_*mb if not defined here, i.e.
  21. * UP: barrier(), SMP: smp_*mb == *mb)
  22. * - DSYNC provides DMB+completion_of_cache_bpu_maintenance_ops hence not needed
  23. * in the general case. Plus it only provides full barrier.
  24. */
  25. #define mb() asm volatile("dmb 3\n" : : : "memory")
  26. #define rmb() asm volatile("dmb 1\n" : : : "memory")
  27. #define wmb() asm volatile("dmb 2\n" : : : "memory")
  28. #endif
  29. #ifdef CONFIG_ISA_ARCOMPACT
  30. /*
  31. * ARCompact based cores (ARC700) only have SYNC instruction which is super
  32. * heavy weight as it flushes the pipeline as well.
  33. * There are no real SMP implementations of such cores.
  34. */
  35. #define mb() asm volatile("sync\n" : : : "memory")
  36. #endif
  37. #include <asm-generic/barrier.h>
  38. #endif