foundation-v8.dts 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. /*
  2. * ARM Ltd.
  3. *
  4. * ARMv8 Foundation model DTS
  5. */
  6. /dts-v1/;
  7. /memreserve/ 0x80000000 0x00010000;
  8. / {
  9. model = "Foundation-v8A";
  10. compatible = "arm,foundation-aarch64", "arm,vexpress";
  11. interrupt-parent = <&gic>;
  12. #address-cells = <2>;
  13. #size-cells = <2>;
  14. chosen { };
  15. aliases {
  16. serial0 = &v2m_serial0;
  17. serial1 = &v2m_serial1;
  18. serial2 = &v2m_serial2;
  19. serial3 = &v2m_serial3;
  20. };
  21. cpus {
  22. #address-cells = <2>;
  23. #size-cells = <0>;
  24. cpu@0 {
  25. device_type = "cpu";
  26. compatible = "arm,armv8";
  27. reg = <0x0 0x0>;
  28. enable-method = "spin-table";
  29. cpu-release-addr = <0x0 0x8000fff8>;
  30. next-level-cache = <&L2_0>;
  31. };
  32. cpu@1 {
  33. device_type = "cpu";
  34. compatible = "arm,armv8";
  35. reg = <0x0 0x1>;
  36. enable-method = "spin-table";
  37. cpu-release-addr = <0x0 0x8000fff8>;
  38. next-level-cache = <&L2_0>;
  39. };
  40. cpu@2 {
  41. device_type = "cpu";
  42. compatible = "arm,armv8";
  43. reg = <0x0 0x2>;
  44. enable-method = "spin-table";
  45. cpu-release-addr = <0x0 0x8000fff8>;
  46. next-level-cache = <&L2_0>;
  47. };
  48. cpu@3 {
  49. device_type = "cpu";
  50. compatible = "arm,armv8";
  51. reg = <0x0 0x3>;
  52. enable-method = "spin-table";
  53. cpu-release-addr = <0x0 0x8000fff8>;
  54. next-level-cache = <&L2_0>;
  55. };
  56. L2_0: l2-cache0 {
  57. compatible = "cache";
  58. };
  59. };
  60. memory@80000000 {
  61. device_type = "memory";
  62. reg = <0x00000000 0x80000000 0 0x80000000>,
  63. <0x00000008 0x80000000 0 0x80000000>;
  64. };
  65. gic: interrupt-controller@2c001000 {
  66. compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
  67. #interrupt-cells = <3>;
  68. #address-cells = <0>;
  69. interrupt-controller;
  70. reg = <0x0 0x2c001000 0 0x1000>,
  71. <0x0 0x2c002000 0 0x1000>,
  72. <0x0 0x2c004000 0 0x2000>,
  73. <0x0 0x2c006000 0 0x2000>;
  74. interrupts = <1 9 0xf04>;
  75. };
  76. timer {
  77. compatible = "arm,armv8-timer";
  78. interrupts = <1 13 0xf08>,
  79. <1 14 0xf08>,
  80. <1 11 0xf08>,
  81. <1 10 0xf08>;
  82. clock-frequency = <100000000>;
  83. };
  84. pmu {
  85. compatible = "arm,armv8-pmuv3";
  86. interrupts = <0 60 4>,
  87. <0 61 4>,
  88. <0 62 4>,
  89. <0 63 4>;
  90. };
  91. smb {
  92. compatible = "arm,vexpress,v2m-p1", "simple-bus";
  93. arm,v2m-memory-map = "rs1";
  94. #address-cells = <2>; /* SMB chipselect number and offset */
  95. #size-cells = <1>;
  96. ranges = <0 0 0 0x08000000 0x04000000>,
  97. <1 0 0 0x14000000 0x04000000>,
  98. <2 0 0 0x18000000 0x04000000>,
  99. <3 0 0 0x1c000000 0x04000000>,
  100. <4 0 0 0x0c000000 0x04000000>,
  101. <5 0 0 0x10000000 0x04000000>;
  102. #interrupt-cells = <1>;
  103. interrupt-map-mask = <0 0 63>;
  104. interrupt-map = <0 0 0 &gic 0 0 4>,
  105. <0 0 1 &gic 0 1 4>,
  106. <0 0 2 &gic 0 2 4>,
  107. <0 0 3 &gic 0 3 4>,
  108. <0 0 4 &gic 0 4 4>,
  109. <0 0 5 &gic 0 5 4>,
  110. <0 0 6 &gic 0 6 4>,
  111. <0 0 7 &gic 0 7 4>,
  112. <0 0 8 &gic 0 8 4>,
  113. <0 0 9 &gic 0 9 4>,
  114. <0 0 10 &gic 0 10 4>,
  115. <0 0 11 &gic 0 11 4>,
  116. <0 0 12 &gic 0 12 4>,
  117. <0 0 13 &gic 0 13 4>,
  118. <0 0 14 &gic 0 14 4>,
  119. <0 0 15 &gic 0 15 4>,
  120. <0 0 16 &gic 0 16 4>,
  121. <0 0 17 &gic 0 17 4>,
  122. <0 0 18 &gic 0 18 4>,
  123. <0 0 19 &gic 0 19 4>,
  124. <0 0 20 &gic 0 20 4>,
  125. <0 0 21 &gic 0 21 4>,
  126. <0 0 22 &gic 0 22 4>,
  127. <0 0 23 &gic 0 23 4>,
  128. <0 0 24 &gic 0 24 4>,
  129. <0 0 25 &gic 0 25 4>,
  130. <0 0 26 &gic 0 26 4>,
  131. <0 0 27 &gic 0 27 4>,
  132. <0 0 28 &gic 0 28 4>,
  133. <0 0 29 &gic 0 29 4>,
  134. <0 0 30 &gic 0 30 4>,
  135. <0 0 31 &gic 0 31 4>,
  136. <0 0 32 &gic 0 32 4>,
  137. <0 0 33 &gic 0 33 4>,
  138. <0 0 34 &gic 0 34 4>,
  139. <0 0 35 &gic 0 35 4>,
  140. <0 0 36 &gic 0 36 4>,
  141. <0 0 37 &gic 0 37 4>,
  142. <0 0 38 &gic 0 38 4>,
  143. <0 0 39 &gic 0 39 4>,
  144. <0 0 40 &gic 0 40 4>,
  145. <0 0 41 &gic 0 41 4>,
  146. <0 0 42 &gic 0 42 4>;
  147. ethernet@2,02000000 {
  148. compatible = "smsc,lan91c111";
  149. reg = <2 0x02000000 0x10000>;
  150. interrupts = <15>;
  151. };
  152. v2m_clk24mhz: clk24mhz {
  153. compatible = "fixed-clock";
  154. #clock-cells = <0>;
  155. clock-frequency = <24000000>;
  156. clock-output-names = "v2m:clk24mhz";
  157. };
  158. v2m_refclk1mhz: refclk1mhz {
  159. compatible = "fixed-clock";
  160. #clock-cells = <0>;
  161. clock-frequency = <1000000>;
  162. clock-output-names = "v2m:refclk1mhz";
  163. };
  164. v2m_refclk32khz: refclk32khz {
  165. compatible = "fixed-clock";
  166. #clock-cells = <0>;
  167. clock-frequency = <32768>;
  168. clock-output-names = "v2m:refclk32khz";
  169. };
  170. iofpga@3,00000000 {
  171. compatible = "arm,amba-bus", "simple-bus";
  172. #address-cells = <1>;
  173. #size-cells = <1>;
  174. ranges = <0 3 0 0x200000>;
  175. v2m_sysreg: sysreg@010000 {
  176. compatible = "arm,vexpress-sysreg";
  177. reg = <0x010000 0x1000>;
  178. };
  179. v2m_serial0: uart@090000 {
  180. compatible = "arm,pl011", "arm,primecell";
  181. reg = <0x090000 0x1000>;
  182. interrupts = <5>;
  183. clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
  184. clock-names = "uartclk", "apb_pclk";
  185. };
  186. v2m_serial1: uart@0a0000 {
  187. compatible = "arm,pl011", "arm,primecell";
  188. reg = <0x0a0000 0x1000>;
  189. interrupts = <6>;
  190. clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
  191. clock-names = "uartclk", "apb_pclk";
  192. };
  193. v2m_serial2: uart@0b0000 {
  194. compatible = "arm,pl011", "arm,primecell";
  195. reg = <0x0b0000 0x1000>;
  196. interrupts = <7>;
  197. clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
  198. clock-names = "uartclk", "apb_pclk";
  199. };
  200. v2m_serial3: uart@0c0000 {
  201. compatible = "arm,pl011", "arm,primecell";
  202. reg = <0x0c0000 0x1000>;
  203. interrupts = <8>;
  204. clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
  205. clock-names = "uartclk", "apb_pclk";
  206. };
  207. virtio_block@0130000 {
  208. compatible = "virtio,mmio";
  209. reg = <0x130000 0x200>;
  210. interrupts = <42>;
  211. };
  212. };
  213. };
  214. };