zynqmp.dtsi 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * dts file for Xilinx ZynqMP
  3. *
  4. * (C) Copyright 2014 - 2015, Xilinx, Inc.
  5. *
  6. * Michal Simek <michal.simek@xilinx.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. */
  13. / {
  14. compatible = "xlnx,zynqmp";
  15. #address-cells = <2>;
  16. #size-cells = <1>;
  17. cpus {
  18. #address-cells = <1>;
  19. #size-cells = <0>;
  20. cpu@0 {
  21. compatible = "arm,cortex-a53", "arm,armv8";
  22. device_type = "cpu";
  23. enable-method = "psci";
  24. reg = <0x0>;
  25. };
  26. cpu@1 {
  27. compatible = "arm,cortex-a53", "arm,armv8";
  28. device_type = "cpu";
  29. enable-method = "psci";
  30. reg = <0x1>;
  31. };
  32. cpu@2 {
  33. compatible = "arm,cortex-a53", "arm,armv8";
  34. device_type = "cpu";
  35. enable-method = "psci";
  36. reg = <0x2>;
  37. };
  38. cpu@3 {
  39. compatible = "arm,cortex-a53", "arm,armv8";
  40. device_type = "cpu";
  41. enable-method = "psci";
  42. reg = <0x3>;
  43. };
  44. };
  45. pmu {
  46. compatible = "arm,armv8-pmuv3";
  47. interrupts = <0 143 4>,
  48. <0 144 4>,
  49. <0 145 4>,
  50. <0 146 4>;
  51. };
  52. psci {
  53. compatible = "arm,psci-0.2";
  54. method = "smc";
  55. };
  56. timer {
  57. compatible = "arm,armv8-timer";
  58. interrupt-parent = <&gic>;
  59. interrupts = <1 13 0xf01>,
  60. <1 14 0xf01>,
  61. <1 11 0xf01>,
  62. <1 10 0xf01>;
  63. };
  64. amba_apu: amba_apu@0 {
  65. compatible = "simple-bus";
  66. #address-cells = <2>;
  67. #size-cells = <1>;
  68. ranges;
  69. gic: interrupt-controller@f9010000 {
  70. compatible = "arm,gic-400", "arm,cortex-a15-gic";
  71. #interrupt-cells = <3>;
  72. reg = <0x0 0xf9010000 0x10000>,
  73. <0x0 0xf902f000 0x2000>,
  74. <0x0 0xf9040000 0x20000>,
  75. <0x0 0xf906f000 0x2000>;
  76. interrupt-controller;
  77. interrupt-parent = <&gic>;
  78. interrupts = <1 9 0xf04>;
  79. };
  80. };
  81. amba {
  82. compatible = "simple-bus";
  83. #address-cells = <2>;
  84. #size-cells = <1>;
  85. ranges;
  86. can0: can@ff060000 {
  87. compatible = "xlnx,zynq-can-1.0";
  88. status = "disabled";
  89. clocks = <&misc_clk &misc_clk>;
  90. clock-names = "can_clk", "pclk";
  91. reg = <0x0 0xff060000 0x1000>;
  92. interrupts = <0 23 4>;
  93. interrupt-parent = <&gic>;
  94. tx-fifo-depth = <0x40>;
  95. rx-fifo-depth = <0x40>;
  96. };
  97. can1: can@ff070000 {
  98. compatible = "xlnx,zynq-can-1.0";
  99. status = "disabled";
  100. clocks = <&misc_clk &misc_clk>;
  101. clock-names = "can_clk", "pclk";
  102. reg = <0x0 0xff070000 0x1000>;
  103. interrupts = <0 24 4>;
  104. interrupt-parent = <&gic>;
  105. tx-fifo-depth = <0x40>;
  106. rx-fifo-depth = <0x40>;
  107. };
  108. misc_clk: misc_clk {
  109. compatible = "fixed-clock";
  110. #clock-cells = <0>;
  111. clock-frequency = <25000000>;
  112. };
  113. gpio: gpio@ff0a0000 {
  114. compatible = "xlnx,zynqmp-gpio-1.0";
  115. status = "disabled";
  116. #gpio-cells = <0x2>;
  117. clocks = <&misc_clk>;
  118. interrupt-parent = <&gic>;
  119. interrupts = <0 16 4>;
  120. reg = <0x0 0xff0a0000 0x1000>;
  121. };
  122. gem0: ethernet@ff0b0000 {
  123. compatible = "cdns,gem";
  124. status = "disabled";
  125. interrupt-parent = <&gic>;
  126. interrupts = <0 57 4>, <0 57 4>;
  127. reg = <0x0 0xff0b0000 0x1000>;
  128. clock-names = "pclk", "hclk", "tx_clk";
  129. clocks = <&misc_clk>, <&misc_clk>, <&misc_clk>;
  130. #address-cells = <1>;
  131. #size-cells = <0>;
  132. };
  133. gem1: ethernet@ff0c0000 {
  134. compatible = "cdns,gem";
  135. status = "disabled";
  136. interrupt-parent = <&gic>;
  137. interrupts = <0 59 4>, <0 59 4>;
  138. reg = <0x0 0xff0c0000 0x1000>;
  139. clock-names = "pclk", "hclk", "tx_clk";
  140. clocks = <&misc_clk>, <&misc_clk>, <&misc_clk>;
  141. #address-cells = <1>;
  142. #size-cells = <0>;
  143. };
  144. gem2: ethernet@ff0d0000 {
  145. compatible = "cdns,gem";
  146. status = "disabled";
  147. interrupt-parent = <&gic>;
  148. interrupts = <0 61 4>, <0 61 4>;
  149. reg = <0x0 0xff0d0000 0x1000>;
  150. clock-names = "pclk", "hclk", "tx_clk";
  151. clocks = <&misc_clk>, <&misc_clk>, <&misc_clk>;
  152. #address-cells = <1>;
  153. #size-cells = <0>;
  154. };
  155. gem3: ethernet@ff0e0000 {
  156. compatible = "cdns,gem";
  157. status = "disabled";
  158. interrupt-parent = <&gic>;
  159. interrupts = <0 63 4>, <0 63 4>;
  160. reg = <0x0 0xff0e0000 0x1000>;
  161. clock-names = "pclk", "hclk", "tx_clk";
  162. clocks = <&misc_clk>, <&misc_clk>, <&misc_clk>;
  163. #address-cells = <1>;
  164. #size-cells = <0>;
  165. };
  166. i2c_clk: i2c_clk {
  167. compatible = "fixed-clock";
  168. #clock-cells = <0x0>;
  169. clock-frequency = <111111111>;
  170. };
  171. i2c0: i2c@ff020000 {
  172. compatible = "cdns,i2c-r1p14", "cdns,i2c-r1p10";
  173. status = "disabled";
  174. interrupt-parent = <&gic>;
  175. interrupts = <0 17 4>;
  176. reg = <0x0 0xff020000 0x1000>;
  177. clocks = <&i2c_clk>;
  178. #address-cells = <1>;
  179. #size-cells = <0>;
  180. };
  181. i2c1: i2c@ff030000 {
  182. compatible = "cdns,i2c-r1p14", "cdns,i2c-r1p10";
  183. status = "disabled";
  184. interrupt-parent = <&gic>;
  185. interrupts = <0 18 4>;
  186. reg = <0x0 0xff030000 0x1000>;
  187. clocks = <&i2c_clk>;
  188. #address-cells = <1>;
  189. #size-cells = <0>;
  190. };
  191. sata_clk: sata_clk {
  192. compatible = "fixed-clock";
  193. #clock-cells = <0>;
  194. clock-frequency = <75000000>;
  195. };
  196. sata: ahci@fd0c0000 {
  197. compatible = "ceva,ahci-1v84";
  198. status = "disabled";
  199. reg = <0x0 0xfd0c0000 0x2000>;
  200. interrupt-parent = <&gic>;
  201. interrupts = <0 133 4>;
  202. clocks = <&sata_clk>;
  203. };
  204. sdhci0: sdhci@ff160000 {
  205. compatible = "arasan,sdhci-8.9a";
  206. status = "disabled";
  207. interrupt-parent = <&gic>;
  208. interrupts = <0 48 4>;
  209. reg = <0x0 0xff160000 0x1000>;
  210. clock-names = "clk_xin", "clk_ahb";
  211. clocks = <&misc_clk>, <&misc_clk>;
  212. };
  213. sdhci1: sdhci@ff170000 {
  214. compatible = "arasan,sdhci-8.9a";
  215. status = "disabled";
  216. interrupt-parent = <&gic>;
  217. interrupts = <0 49 4>;
  218. reg = <0x0 0xff170000 0x1000>;
  219. clock-names = "clk_xin", "clk_ahb";
  220. clocks = <&misc_clk>, <&misc_clk>;
  221. };
  222. smmu: smmu@fd800000 {
  223. compatible = "arm,mmu-500";
  224. reg = <0x0 0xfd800000 0x20000>;
  225. #global-interrupts = <1>;
  226. interrupt-parent = <&gic>;
  227. interrupts = <0 157 4>,
  228. <0 157 4>, <0 157 4>, <0 157 4>, <0 157 4>,
  229. <0 157 4>, <0 157 4>, <0 157 4>, <0 157 4>,
  230. <0 157 4>, <0 157 4>, <0 157 4>, <0 157 4>,
  231. <0 157 4>, <0 157 4>, <0 157 4>, <0 157 4>;
  232. };
  233. spi0: spi@ff040000 {
  234. compatible = "cdns,spi-r1p6";
  235. status = "disabled";
  236. interrupt-parent = <&gic>;
  237. interrupts = <0 19 4>;
  238. reg = <0x0 0xff040000 0x1000>;
  239. clock-names = "ref_clk", "pclk";
  240. clocks = <&misc_clk &misc_clk>;
  241. #address-cells = <1>;
  242. #size-cells = <0>;
  243. };
  244. spi1: spi@ff050000 {
  245. compatible = "cdns,spi-r1p6";
  246. status = "disabled";
  247. interrupt-parent = <&gic>;
  248. interrupts = <0 20 4>;
  249. reg = <0x0 0xff050000 0x1000>;
  250. clock-names = "ref_clk", "pclk";
  251. clocks = <&misc_clk &misc_clk>;
  252. #address-cells = <1>;
  253. #size-cells = <0>;
  254. };
  255. ttc0: timer@ff110000 {
  256. compatible = "cdns,ttc";
  257. status = "disabled";
  258. interrupt-parent = <&gic>;
  259. interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
  260. reg = <0x0 0xff110000 0x1000>;
  261. clocks = <&misc_clk>;
  262. timer-width = <32>;
  263. };
  264. ttc1: timer@ff120000 {
  265. compatible = "cdns,ttc";
  266. status = "disabled";
  267. interrupt-parent = <&gic>;
  268. interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
  269. reg = <0x0 0xff120000 0x1000>;
  270. clocks = <&misc_clk>;
  271. timer-width = <32>;
  272. };
  273. ttc2: timer@ff130000 {
  274. compatible = "cdns,ttc";
  275. status = "disabled";
  276. interrupt-parent = <&gic>;
  277. interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
  278. reg = <0x0 0xff130000 0x1000>;
  279. clocks = <&misc_clk>;
  280. timer-width = <32>;
  281. };
  282. ttc3: timer@ff140000 {
  283. compatible = "cdns,ttc";
  284. status = "disabled";
  285. interrupt-parent = <&gic>;
  286. interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
  287. reg = <0x0 0xff140000 0x1000>;
  288. clocks = <&misc_clk>;
  289. timer-width = <32>;
  290. };
  291. uart0: serial@ff000000 {
  292. compatible = "cdns,uart-r1p8";
  293. status = "disabled";
  294. interrupt-parent = <&gic>;
  295. interrupts = <0 21 4>;
  296. reg = <0x0 0xff000000 0x1000>;
  297. clock-names = "uart_clk", "pclk";
  298. clocks = <&misc_clk &misc_clk>;
  299. };
  300. uart1: serial@ff010000 {
  301. compatible = "cdns,uart-r1p8";
  302. status = "disabled";
  303. interrupt-parent = <&gic>;
  304. interrupts = <0 22 4>;
  305. reg = <0x0 0xff010000 0x1000>;
  306. clock-names = "uart_clk", "pclk";
  307. clocks = <&misc_clk &misc_clk>;
  308. };
  309. usb0: usb@fe200000 {
  310. compatible = "snps,dwc3";
  311. status = "disabled";
  312. interrupt-parent = <&gic>;
  313. interrupts = <0 65 4>;
  314. reg = <0x0 0xfe200000 0x40000>;
  315. clock-names = "clk_xin", "clk_ahb";
  316. clocks = <&misc_clk>, <&misc_clk>;
  317. };
  318. usb1: usb@fe300000 {
  319. compatible = "snps,dwc3";
  320. status = "disabled";
  321. interrupt-parent = <&gic>;
  322. interrupts = <0 70 4>;
  323. reg = <0x0 0xfe300000 0x40000>;
  324. clock-names = "clk_xin", "clk_ahb";
  325. clocks = <&misc_clk>, <&misc_clk>;
  326. };
  327. watchdog0: watchdog@fd4d0000 {
  328. compatible = "cdns,wdt-r1p2";
  329. status = "disabled";
  330. clocks= <&misc_clk>;
  331. interrupt-parent = <&gic>;
  332. interrupts = <0 52 1>;
  333. reg = <0x0 0xfd4d0000 0x1000>;
  334. timeout-sec = <10>;
  335. };
  336. };
  337. };