cache.h 1.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_CACHE_H
  17. #define __ASM_CACHE_H
  18. #include <asm/cachetype.h>
  19. #define L1_CACHE_SHIFT 7
  20. #define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
  21. /*
  22. * Memory returned by kmalloc() may be used for DMA, so we must make
  23. * sure that all such allocations are cache aligned. Otherwise,
  24. * unrelated code may cause parts of the buffer to be read into the
  25. * cache before the transfer is done, causing old data to be seen by
  26. * the CPU.
  27. */
  28. #define ARCH_DMA_MINALIGN L1_CACHE_BYTES
  29. #ifndef __ASSEMBLY__
  30. #define __read_mostly __attribute__((__section__(".data..read_mostly")))
  31. static inline int cache_line_size(void)
  32. {
  33. u32 cwg = cache_type_cwg();
  34. return cwg ? 4 << cwg : L1_CACHE_BYTES;
  35. }
  36. #endif /* __ASSEMBLY__ */
  37. #endif