cachetype.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_CACHETYPE_H
  17. #define __ASM_CACHETYPE_H
  18. #include <asm/cputype.h>
  19. #define CTR_L1IP_SHIFT 14
  20. #define CTR_L1IP_MASK 3
  21. #define CTR_CWG_SHIFT 24
  22. #define CTR_CWG_MASK 15
  23. #define ICACHE_POLICY_RESERVED 0
  24. #define ICACHE_POLICY_AIVIVT 1
  25. #define ICACHE_POLICY_VIPT 2
  26. #define ICACHE_POLICY_PIPT 3
  27. #ifndef __ASSEMBLY__
  28. #include <linux/bitops.h>
  29. #define CTR_L1IP(ctr) (((ctr) >> CTR_L1IP_SHIFT) & CTR_L1IP_MASK)
  30. #define ICACHEF_ALIASING 0
  31. #define ICACHEF_AIVIVT 1
  32. extern unsigned long __icache_flags;
  33. /*
  34. * NumSets, bits[27:13] - (Number of sets in cache) - 1
  35. * Associativity, bits[12:3] - (Associativity of cache) - 1
  36. * LineSize, bits[2:0] - (Log2(Number of words in cache line)) - 2
  37. */
  38. #define CCSIDR_EL1_WRITE_THROUGH BIT(31)
  39. #define CCSIDR_EL1_WRITE_BACK BIT(30)
  40. #define CCSIDR_EL1_READ_ALLOCATE BIT(29)
  41. #define CCSIDR_EL1_WRITE_ALLOCATE BIT(28)
  42. #define CCSIDR_EL1_LINESIZE_MASK 0x7
  43. #define CCSIDR_EL1_LINESIZE(x) ((x) & CCSIDR_EL1_LINESIZE_MASK)
  44. #define CCSIDR_EL1_ASSOCIATIVITY_SHIFT 3
  45. #define CCSIDR_EL1_ASSOCIATIVITY_MASK 0x3ff
  46. #define CCSIDR_EL1_ASSOCIATIVITY(x) \
  47. (((x) >> CCSIDR_EL1_ASSOCIATIVITY_SHIFT) & CCSIDR_EL1_ASSOCIATIVITY_MASK)
  48. #define CCSIDR_EL1_NUMSETS_SHIFT 13
  49. #define CCSIDR_EL1_NUMSETS_MASK 0x7fff
  50. #define CCSIDR_EL1_NUMSETS(x) \
  51. (((x) >> CCSIDR_EL1_NUMSETS_SHIFT) & CCSIDR_EL1_NUMSETS_MASK)
  52. #define CACHE_LINESIZE(x) (16 << CCSIDR_EL1_LINESIZE(x))
  53. #define CACHE_NUMSETS(x) (CCSIDR_EL1_NUMSETS(x) + 1)
  54. #define CACHE_ASSOCIATIVITY(x) (CCSIDR_EL1_ASSOCIATIVITY(x) + 1)
  55. extern u64 __attribute_const__ cache_get_ccsidr(u64 csselr);
  56. /* Helpers for Level 1 Instruction cache csselr = 1L */
  57. static inline int icache_get_linesize(void)
  58. {
  59. return CACHE_LINESIZE(cache_get_ccsidr(1L));
  60. }
  61. static inline int icache_get_numsets(void)
  62. {
  63. return CACHE_NUMSETS(cache_get_ccsidr(1L));
  64. }
  65. /*
  66. * Whilst the D-side always behaves as PIPT on AArch64, aliasing is
  67. * permitted in the I-cache.
  68. */
  69. static inline int icache_is_aliasing(void)
  70. {
  71. return test_bit(ICACHEF_ALIASING, &__icache_flags);
  72. }
  73. static inline int icache_is_aivivt(void)
  74. {
  75. return test_bit(ICACHEF_AIVIVT, &__icache_flags);
  76. }
  77. static inline u32 cache_type_cwg(void)
  78. {
  79. return (read_cpuid_cachetype() >> CTR_CWG_SHIFT) & CTR_CWG_MASK;
  80. }
  81. #endif /* __ASSEMBLY__ */
  82. #endif /* __ASM_CACHETYPE_H */