hw_breakpoint.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_HW_BREAKPOINT_H
  17. #define __ASM_HW_BREAKPOINT_H
  18. #include <asm/cputype.h>
  19. #include <asm/cpufeature.h>
  20. #ifdef __KERNEL__
  21. struct arch_hw_breakpoint_ctrl {
  22. u32 __reserved : 19,
  23. len : 8,
  24. type : 2,
  25. privilege : 2,
  26. enabled : 1;
  27. };
  28. struct arch_hw_breakpoint {
  29. u64 address;
  30. u64 trigger;
  31. struct arch_hw_breakpoint_ctrl ctrl;
  32. };
  33. static inline u32 encode_ctrl_reg(struct arch_hw_breakpoint_ctrl ctrl)
  34. {
  35. return (ctrl.len << 5) | (ctrl.type << 3) | (ctrl.privilege << 1) |
  36. ctrl.enabled;
  37. }
  38. static inline void decode_ctrl_reg(u32 reg,
  39. struct arch_hw_breakpoint_ctrl *ctrl)
  40. {
  41. ctrl->enabled = reg & 0x1;
  42. reg >>= 1;
  43. ctrl->privilege = reg & 0x3;
  44. reg >>= 2;
  45. ctrl->type = reg & 0x3;
  46. reg >>= 2;
  47. ctrl->len = reg & 0xff;
  48. }
  49. /* Breakpoint */
  50. #define ARM_BREAKPOINT_EXECUTE 0
  51. /* Watchpoints */
  52. #define ARM_BREAKPOINT_LOAD 1
  53. #define ARM_BREAKPOINT_STORE 2
  54. #define AARCH64_ESR_ACCESS_MASK (1 << 6)
  55. /* Privilege Levels */
  56. #define AARCH64_BREAKPOINT_EL1 1
  57. #define AARCH64_BREAKPOINT_EL0 2
  58. /* Lengths */
  59. #define ARM_BREAKPOINT_LEN_1 0x1
  60. #define ARM_BREAKPOINT_LEN_2 0x3
  61. #define ARM_BREAKPOINT_LEN_4 0xf
  62. #define ARM_BREAKPOINT_LEN_8 0xff
  63. /* Kernel stepping */
  64. #define ARM_KERNEL_STEP_NONE 0
  65. #define ARM_KERNEL_STEP_ACTIVE 1
  66. #define ARM_KERNEL_STEP_SUSPEND 2
  67. /*
  68. * Limits.
  69. * Changing these will require modifications to the register accessors.
  70. */
  71. #define ARM_MAX_BRP 16
  72. #define ARM_MAX_WRP 16
  73. /* Virtual debug register bases. */
  74. #define AARCH64_DBG_REG_BVR 0
  75. #define AARCH64_DBG_REG_BCR (AARCH64_DBG_REG_BVR + ARM_MAX_BRP)
  76. #define AARCH64_DBG_REG_WVR (AARCH64_DBG_REG_BCR + ARM_MAX_BRP)
  77. #define AARCH64_DBG_REG_WCR (AARCH64_DBG_REG_WVR + ARM_MAX_WRP)
  78. /* Debug register names. */
  79. #define AARCH64_DBG_REG_NAME_BVR "bvr"
  80. #define AARCH64_DBG_REG_NAME_BCR "bcr"
  81. #define AARCH64_DBG_REG_NAME_WVR "wvr"
  82. #define AARCH64_DBG_REG_NAME_WCR "wcr"
  83. /* Accessor macros for the debug registers. */
  84. #define AARCH64_DBG_READ(N, REG, VAL) do {\
  85. asm volatile("mrs %0, dbg" REG #N "_el1" : "=r" (VAL));\
  86. } while (0)
  87. #define AARCH64_DBG_WRITE(N, REG, VAL) do {\
  88. asm volatile("msr dbg" REG #N "_el1, %0" :: "r" (VAL));\
  89. } while (0)
  90. struct task_struct;
  91. struct notifier_block;
  92. struct perf_event;
  93. struct pmu;
  94. extern int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl,
  95. int *gen_len, int *gen_type);
  96. extern int arch_check_bp_in_kernelspace(struct perf_event *bp);
  97. extern int arch_validate_hwbkpt_settings(struct perf_event *bp);
  98. extern int hw_breakpoint_exceptions_notify(struct notifier_block *unused,
  99. unsigned long val, void *data);
  100. extern int arch_install_hw_breakpoint(struct perf_event *bp);
  101. extern void arch_uninstall_hw_breakpoint(struct perf_event *bp);
  102. extern void hw_breakpoint_pmu_read(struct perf_event *bp);
  103. extern int hw_breakpoint_slots(int type);
  104. #ifdef CONFIG_HAVE_HW_BREAKPOINT
  105. extern void hw_breakpoint_thread_switch(struct task_struct *next);
  106. extern void ptrace_hw_copy_thread(struct task_struct *task);
  107. #else
  108. static inline void hw_breakpoint_thread_switch(struct task_struct *next)
  109. {
  110. }
  111. static inline void ptrace_hw_copy_thread(struct task_struct *task)
  112. {
  113. }
  114. #endif
  115. extern struct pmu perf_ops_bp;
  116. /* Determine number of BRP registers available. */
  117. static inline int get_num_brps(void)
  118. {
  119. u64 dfr0 = read_system_reg(SYS_ID_AA64DFR0_EL1);
  120. return 1 +
  121. cpuid_feature_extract_unsigned_field(dfr0,
  122. ID_AA64DFR0_BRPS_SHIFT);
  123. }
  124. /* Determine number of WRP registers available. */
  125. static inline int get_num_wrps(void)
  126. {
  127. u64 dfr0 = read_system_reg(SYS_ID_AA64DFR0_EL1);
  128. return 1 +
  129. cpuid_feature_extract_unsigned_field(dfr0,
  130. ID_AA64DFR0_WRPS_SHIFT);
  131. }
  132. #endif /* __KERNEL__ */
  133. #endif /* __ASM_BREAKPOINT_H */