kvm_arm.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. /*
  2. * Copyright (C) 2012,2013 - ARM Ltd
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __ARM64_KVM_ARM_H__
  18. #define __ARM64_KVM_ARM_H__
  19. #include <asm/esr.h>
  20. #include <asm/memory.h>
  21. #include <asm/types.h>
  22. /* Hyp Configuration Register (HCR) bits */
  23. #define HCR_API (UL(1) << 41)
  24. #define HCR_APK (UL(1) << 40)
  25. #define HCR_ID (UL(1) << 33)
  26. #define HCR_CD (UL(1) << 32)
  27. #define HCR_RW_SHIFT 31
  28. #define HCR_RW (UL(1) << HCR_RW_SHIFT)
  29. #define HCR_TRVM (UL(1) << 30)
  30. #define HCR_HCD (UL(1) << 29)
  31. #define HCR_TDZ (UL(1) << 28)
  32. #define HCR_TGE (UL(1) << 27)
  33. #define HCR_TVM (UL(1) << 26)
  34. #define HCR_TTLB (UL(1) << 25)
  35. #define HCR_TPU (UL(1) << 24)
  36. #define HCR_TPC (UL(1) << 23)
  37. #define HCR_TSW (UL(1) << 22)
  38. #define HCR_TAC (UL(1) << 21)
  39. #define HCR_TIDCP (UL(1) << 20)
  40. #define HCR_TSC (UL(1) << 19)
  41. #define HCR_TID3 (UL(1) << 18)
  42. #define HCR_TID2 (UL(1) << 17)
  43. #define HCR_TID1 (UL(1) << 16)
  44. #define HCR_TID0 (UL(1) << 15)
  45. #define HCR_TWE (UL(1) << 14)
  46. #define HCR_TWI (UL(1) << 13)
  47. #define HCR_DC (UL(1) << 12)
  48. #define HCR_BSU (3 << 10)
  49. #define HCR_BSU_IS (UL(1) << 10)
  50. #define HCR_FB (UL(1) << 9)
  51. #define HCR_VA (UL(1) << 8)
  52. #define HCR_VI (UL(1) << 7)
  53. #define HCR_VF (UL(1) << 6)
  54. #define HCR_AMO (UL(1) << 5)
  55. #define HCR_IMO (UL(1) << 4)
  56. #define HCR_FMO (UL(1) << 3)
  57. #define HCR_PTW (UL(1) << 2)
  58. #define HCR_SWIO (UL(1) << 1)
  59. #define HCR_VM (UL(1) << 0)
  60. /*
  61. * The bits we set in HCR:
  62. * RW: 64bit by default, can be overriden for 32bit VMs
  63. * TAC: Trap ACTLR
  64. * TSC: Trap SMC
  65. * TVM: Trap VM ops (until M+C set in SCTLR_EL1)
  66. * TSW: Trap cache operations by set/way
  67. * TWE: Trap WFE
  68. * TWI: Trap WFI
  69. * TIDCP: Trap L2CTLR/L2ECTLR
  70. * BSU_IS: Upgrade barriers to the inner shareable domain
  71. * FB: Force broadcast of all maintainance operations
  72. * AMO: Override CPSR.A and enable signaling with VA
  73. * IMO: Override CPSR.I and enable signaling with VI
  74. * FMO: Override CPSR.F and enable signaling with VF
  75. * SWIO: Turn set/way invalidates into set/way clean+invalidate
  76. */
  77. #define HCR_GUEST_FLAGS (HCR_TSC | HCR_TSW | HCR_TWE | HCR_TWI | HCR_VM | \
  78. HCR_TVM | HCR_BSU_IS | HCR_FB | HCR_TAC | \
  79. HCR_AMO | HCR_SWIO | HCR_TIDCP | HCR_RW)
  80. #define HCR_VIRT_EXCP_MASK (HCR_VA | HCR_VI | HCR_VF)
  81. #define HCR_INT_OVERRIDE (HCR_FMO | HCR_IMO)
  82. #define HCR_HOST_NVHE_FLAGS (HCR_RW | HCR_API | HCR_APK)
  83. /* Hyp System Control Register (SCTLR_EL2) bits */
  84. #define SCTLR_EL2_EE (1 << 25)
  85. #define SCTLR_EL2_WXN (1 << 19)
  86. #define SCTLR_EL2_I (1 << 12)
  87. #define SCTLR_EL2_SA (1 << 3)
  88. #define SCTLR_EL2_C (1 << 2)
  89. #define SCTLR_EL2_A (1 << 1)
  90. #define SCTLR_EL2_M 1
  91. #define SCTLR_EL2_FLAGS (SCTLR_EL2_M | SCTLR_EL2_A | SCTLR_EL2_C | \
  92. SCTLR_EL2_SA | SCTLR_EL2_I)
  93. /* TCR_EL2 Registers bits */
  94. #define TCR_EL2_RES1 ((1 << 31) | (1 << 23))
  95. #define TCR_EL2_TBI (1 << 20)
  96. #define TCR_EL2_PS (7 << 16)
  97. #define TCR_EL2_PS_40B (2 << 16)
  98. #define TCR_EL2_TG0 (1 << 14)
  99. #define TCR_EL2_SH0 (3 << 12)
  100. #define TCR_EL2_ORGN0 (3 << 10)
  101. #define TCR_EL2_IRGN0 (3 << 8)
  102. #define TCR_EL2_T0SZ 0x3f
  103. #define TCR_EL2_MASK (TCR_EL2_TG0 | TCR_EL2_SH0 | \
  104. TCR_EL2_ORGN0 | TCR_EL2_IRGN0 | TCR_EL2_T0SZ)
  105. /* VTCR_EL2 Registers bits */
  106. #define VTCR_EL2_RES1 (1 << 31)
  107. #define VTCR_EL2_PS_MASK (7 << 16)
  108. #define VTCR_EL2_TG0_MASK (1 << 14)
  109. #define VTCR_EL2_TG0_4K (0 << 14)
  110. #define VTCR_EL2_TG0_64K (1 << 14)
  111. #define VTCR_EL2_SH0_MASK (3 << 12)
  112. #define VTCR_EL2_SH0_INNER (3 << 12)
  113. #define VTCR_EL2_ORGN0_MASK (3 << 10)
  114. #define VTCR_EL2_ORGN0_WBWA (1 << 10)
  115. #define VTCR_EL2_IRGN0_MASK (3 << 8)
  116. #define VTCR_EL2_IRGN0_WBWA (1 << 8)
  117. #define VTCR_EL2_SL0_MASK (3 << 6)
  118. #define VTCR_EL2_SL0_LVL1 (1 << 6)
  119. #define VTCR_EL2_T0SZ_MASK 0x3f
  120. #define VTCR_EL2_T0SZ_40B 24
  121. /*
  122. * We configure the Stage-2 page tables to always restrict the IPA space to be
  123. * 40 bits wide (T0SZ = 24). Systems with a PARange smaller than 40 bits are
  124. * not known to exist and will break with this configuration.
  125. *
  126. * VTCR_EL2.PS is extracted from ID_AA64MMFR0_EL1.PARange at boot time
  127. * (see hyp-init.S).
  128. *
  129. * Note that when using 4K pages, we concatenate two first level page tables
  130. * together.
  131. *
  132. * The magic numbers used for VTTBR_X in this patch can be found in Tables
  133. * D4-23 and D4-25 in ARM DDI 0487A.b.
  134. */
  135. #ifdef CONFIG_ARM64_64K_PAGES
  136. /*
  137. * Stage2 translation configuration:
  138. * 40bits input (T0SZ = 24)
  139. * 64kB pages (TG0 = 1)
  140. * 2 level page tables (SL = 1)
  141. */
  142. #define VTCR_EL2_FLAGS (VTCR_EL2_TG0_64K | VTCR_EL2_SH0_INNER | \
  143. VTCR_EL2_ORGN0_WBWA | VTCR_EL2_IRGN0_WBWA | \
  144. VTCR_EL2_SL0_LVL1 | VTCR_EL2_T0SZ_40B | \
  145. VTCR_EL2_RES1)
  146. #define VTTBR_X (38 - VTCR_EL2_T0SZ_40B)
  147. #else
  148. /*
  149. * Stage2 translation configuration:
  150. * 40bits input (T0SZ = 24)
  151. * 4kB pages (TG0 = 0)
  152. * 3 level page tables (SL = 1)
  153. */
  154. #define VTCR_EL2_FLAGS (VTCR_EL2_TG0_4K | VTCR_EL2_SH0_INNER | \
  155. VTCR_EL2_ORGN0_WBWA | VTCR_EL2_IRGN0_WBWA | \
  156. VTCR_EL2_SL0_LVL1 | VTCR_EL2_T0SZ_40B | \
  157. VTCR_EL2_RES1)
  158. #define VTTBR_X (37 - VTCR_EL2_T0SZ_40B)
  159. #endif
  160. #define VTTBR_BADDR_MASK (((UL(1) << (PHYS_MASK_SHIFT - VTTBR_X)) - 1) << VTTBR_X)
  161. #define VTTBR_VMID_SHIFT (UL(48))
  162. #define VTTBR_VMID_MASK (UL(0xFF) << VTTBR_VMID_SHIFT)
  163. /* Hyp System Trap Register */
  164. #define HSTR_EL2_T(x) (1 << x)
  165. /* Hyp Coproccessor Trap Register Shifts */
  166. #define CPTR_EL2_TFP_SHIFT 10
  167. /* Hyp Coprocessor Trap Register */
  168. #define CPTR_EL2_TCPAC (1 << 31)
  169. #define CPTR_EL2_TTA (1 << 20)
  170. #define CPTR_EL2_TFP (1 << CPTR_EL2_TFP_SHIFT)
  171. /* Hyp Debug Configuration Register bits */
  172. #define MDCR_EL2_TDRA (1 << 11)
  173. #define MDCR_EL2_TDOSA (1 << 10)
  174. #define MDCR_EL2_TDA (1 << 9)
  175. #define MDCR_EL2_TDE (1 << 8)
  176. #define MDCR_EL2_HPME (1 << 7)
  177. #define MDCR_EL2_TPM (1 << 6)
  178. #define MDCR_EL2_TPMCR (1 << 5)
  179. #define MDCR_EL2_HPMN_MASK (0x1F)
  180. /* For compatibility with fault code shared with 32-bit */
  181. #define FSC_FAULT ESR_ELx_FSC_FAULT
  182. #define FSC_ACCESS ESR_ELx_FSC_ACCESS
  183. #define FSC_PERM ESR_ELx_FSC_PERM
  184. /* Hyp Prefetch Fault Address Register (HPFAR/HDFAR) */
  185. #define HPFAR_MASK (~UL(0xf))
  186. #define kvm_arm_exception_type \
  187. {0, "IRQ" }, \
  188. {1, "TRAP" }
  189. #define ECN(x) { ESR_ELx_EC_##x, #x }
  190. #define kvm_arm_exception_class \
  191. ECN(UNKNOWN), ECN(WFx), ECN(CP15_32), ECN(CP15_64), ECN(CP14_MR), \
  192. ECN(CP14_LS), ECN(FP_ASIMD), ECN(CP10_ID), ECN(CP14_64), ECN(SVC64), \
  193. ECN(HVC64), ECN(SMC64), ECN(SYS64), ECN(IMP_DEF), ECN(IABT_LOW), \
  194. ECN(IABT_CUR), ECN(PC_ALIGN), ECN(DABT_LOW), ECN(DABT_CUR), \
  195. ECN(SP_ALIGN), ECN(FP_EXC32), ECN(FP_EXC64), ECN(SERROR), \
  196. ECN(BREAKPT_LOW), ECN(BREAKPT_CUR), ECN(SOFTSTP_LOW), \
  197. ECN(SOFTSTP_CUR), ECN(WATCHPT_LOW), ECN(WATCHPT_CUR), \
  198. ECN(BKPT32), ECN(VECTOR32), ECN(BRK64)
  199. #endif /* __ARM64_KVM_ARM_H__ */