pgtable.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_PGTABLE_H
  17. #define __ASM_PGTABLE_H
  18. #include <asm/bug.h>
  19. #include <asm/proc-fns.h>
  20. #include <asm/memory.h>
  21. #include <asm/pgtable-hwdef.h>
  22. /*
  23. * Software defined PTE bits definition.
  24. */
  25. #define PTE_VALID (_AT(pteval_t, 1) << 0)
  26. #define PTE_WRITE (PTE_DBM) /* same as DBM (51) */
  27. #define PTE_DIRTY (_AT(pteval_t, 1) << 55)
  28. #define PTE_SPECIAL (_AT(pteval_t, 1) << 56)
  29. #define PTE_PROT_NONE (_AT(pteval_t, 1) << 58) /* only when !PTE_VALID */
  30. /*
  31. * VMALLOC and SPARSEMEM_VMEMMAP ranges.
  32. *
  33. * VMEMAP_SIZE: allows the whole linear region to be covered by a struct page array
  34. * (rounded up to PUD_SIZE).
  35. * VMALLOC_START: beginning of the kernel VA space
  36. * VMALLOC_END: extends to the available space below vmmemmap, PCI I/O space,
  37. * fixed mappings and modules
  38. */
  39. #define VMEMMAP_SIZE ALIGN((1UL << (VA_BITS - PAGE_SHIFT)) * sizeof(struct page), PUD_SIZE)
  40. #ifndef CONFIG_KASAN
  41. #define VMALLOC_START (VA_START)
  42. #else
  43. #include <asm/kasan.h>
  44. #define VMALLOC_START (KASAN_SHADOW_END + SZ_64K)
  45. #endif
  46. #define VMALLOC_END (PAGE_OFFSET - PUD_SIZE - VMEMMAP_SIZE - SZ_64K)
  47. #define VMEMMAP_START (VMALLOC_END + SZ_64K)
  48. #define vmemmap ((struct page *)VMEMMAP_START - \
  49. SECTION_ALIGN_DOWN(memstart_addr >> PAGE_SHIFT))
  50. #define FIRST_USER_ADDRESS 0UL
  51. #ifndef __ASSEMBLY__
  52. #include <linux/mmdebug.h>
  53. extern void __pte_error(const char *file, int line, unsigned long val);
  54. extern void __pmd_error(const char *file, int line, unsigned long val);
  55. extern void __pud_error(const char *file, int line, unsigned long val);
  56. extern void __pgd_error(const char *file, int line, unsigned long val);
  57. #define PROT_DEFAULT (PTE_TYPE_PAGE | PTE_AF | PTE_SHARED)
  58. #define PROT_SECT_DEFAULT (PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S)
  59. #define PROT_DEVICE_nGnRnE (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_DIRTY | PTE_WRITE | PTE_ATTRINDX(MT_DEVICE_nGnRnE))
  60. #define PROT_DEVICE_nGnRE (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_DIRTY | PTE_WRITE | PTE_ATTRINDX(MT_DEVICE_nGnRE))
  61. #define PROT_NORMAL_NC (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_DIRTY | PTE_WRITE | PTE_ATTRINDX(MT_NORMAL_NC))
  62. #define PROT_NORMAL_WT (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_DIRTY | PTE_WRITE | PTE_ATTRINDX(MT_NORMAL_WT))
  63. #define PROT_NORMAL (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_DIRTY | PTE_WRITE | PTE_ATTRINDX(MT_NORMAL))
  64. #define PROT_SECT_DEVICE_nGnRE (PROT_SECT_DEFAULT | PMD_SECT_PXN | PMD_SECT_UXN | PMD_ATTRINDX(MT_DEVICE_nGnRE))
  65. #define PROT_SECT_NORMAL (PROT_SECT_DEFAULT | PMD_SECT_PXN | PMD_SECT_UXN | PMD_ATTRINDX(MT_NORMAL))
  66. #define PROT_SECT_NORMAL_EXEC (PROT_SECT_DEFAULT | PMD_SECT_UXN | PMD_ATTRINDX(MT_NORMAL))
  67. #define _PAGE_DEFAULT (PROT_DEFAULT | PTE_ATTRINDX(MT_NORMAL))
  68. #define PAGE_KERNEL __pgprot(_PAGE_DEFAULT | PTE_PXN | PTE_UXN | PTE_DIRTY | PTE_WRITE)
  69. #define PAGE_KERNEL_RO __pgprot(_PAGE_DEFAULT | PTE_PXN | PTE_UXN | PTE_DIRTY | PTE_RDONLY)
  70. #define PAGE_KERNEL_ROX __pgprot(_PAGE_DEFAULT | PTE_UXN | PTE_DIRTY | PTE_RDONLY)
  71. #define PAGE_KERNEL_EXEC __pgprot(_PAGE_DEFAULT | PTE_UXN | PTE_DIRTY | PTE_WRITE)
  72. #define PAGE_KERNEL_EXEC_CONT __pgprot(_PAGE_DEFAULT | PTE_UXN | PTE_DIRTY | PTE_WRITE | PTE_CONT)
  73. #define PAGE_HYP __pgprot(_PAGE_DEFAULT | PTE_HYP)
  74. #define PAGE_HYP_DEVICE __pgprot(PROT_DEVICE_nGnRE | PTE_HYP)
  75. #define PAGE_S2 __pgprot(PROT_DEFAULT | PTE_S2_MEMATTR(MT_S2_NORMAL) | PTE_S2_RDONLY)
  76. #define PAGE_S2_DEVICE __pgprot(PROT_DEFAULT | PTE_S2_MEMATTR(MT_S2_DEVICE_nGnRE) | PTE_S2_RDONLY | PTE_UXN)
  77. #define PAGE_NONE __pgprot(((_PAGE_DEFAULT) & ~PTE_VALID) | PTE_PROT_NONE | PTE_PXN | PTE_UXN)
  78. #define PAGE_SHARED __pgprot(_PAGE_DEFAULT | PTE_USER | PTE_NG | PTE_PXN | PTE_UXN | PTE_WRITE)
  79. #define PAGE_SHARED_EXEC __pgprot(_PAGE_DEFAULT | PTE_USER | PTE_NG | PTE_PXN | PTE_WRITE)
  80. #define PAGE_COPY __pgprot(_PAGE_DEFAULT | PTE_USER | PTE_NG | PTE_PXN | PTE_UXN)
  81. #define PAGE_COPY_EXEC __pgprot(_PAGE_DEFAULT | PTE_USER | PTE_NG | PTE_PXN)
  82. #define PAGE_READONLY __pgprot(_PAGE_DEFAULT | PTE_USER | PTE_NG | PTE_PXN | PTE_UXN)
  83. #define PAGE_READONLY_EXEC __pgprot(_PAGE_DEFAULT | PTE_USER | PTE_NG | PTE_PXN)
  84. #define __P000 PAGE_NONE
  85. #define __P001 PAGE_READONLY
  86. #define __P010 PAGE_COPY
  87. #define __P011 PAGE_COPY
  88. #define __P100 PAGE_READONLY_EXEC
  89. #define __P101 PAGE_READONLY_EXEC
  90. #define __P110 PAGE_COPY_EXEC
  91. #define __P111 PAGE_COPY_EXEC
  92. #define __S000 PAGE_NONE
  93. #define __S001 PAGE_READONLY
  94. #define __S010 PAGE_SHARED
  95. #define __S011 PAGE_SHARED
  96. #define __S100 PAGE_READONLY_EXEC
  97. #define __S101 PAGE_READONLY_EXEC
  98. #define __S110 PAGE_SHARED_EXEC
  99. #define __S111 PAGE_SHARED_EXEC
  100. /*
  101. * ZERO_PAGE is a global shared page that is always zero: used
  102. * for zero-mapped memory areas etc..
  103. */
  104. extern struct page *empty_zero_page;
  105. #define ZERO_PAGE(vaddr) (empty_zero_page)
  106. #define pte_ERROR(pte) __pte_error(__FILE__, __LINE__, pte_val(pte))
  107. #define pte_pfn(pte) ((pte_val(pte) & PHYS_MASK) >> PAGE_SHIFT)
  108. #define pfn_pte(pfn,prot) (__pte(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
  109. #define pte_none(pte) (!pte_val(pte))
  110. #define pte_clear(mm,addr,ptep) set_pte(ptep, __pte(0))
  111. #define pte_page(pte) (pfn_to_page(pte_pfn(pte)))
  112. /* Find an entry in the third-level page table. */
  113. #define pte_index(addr) (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
  114. #define pte_offset_kernel(dir,addr) (pmd_page_vaddr(*(dir)) + pte_index(addr))
  115. #define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr))
  116. #define pte_offset_map_nested(dir,addr) pte_offset_kernel((dir), (addr))
  117. #define pte_unmap(pte) do { } while (0)
  118. #define pte_unmap_nested(pte) do { } while (0)
  119. /*
  120. * The following only work if pte_present(). Undefined behaviour otherwise.
  121. */
  122. #define pte_present(pte) (!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)))
  123. #define pte_young(pte) (!!(pte_val(pte) & PTE_AF))
  124. #define pte_special(pte) (!!(pte_val(pte) & PTE_SPECIAL))
  125. #define pte_write(pte) (!!(pte_val(pte) & PTE_WRITE))
  126. #define pte_exec(pte) (!(pte_val(pte) & PTE_UXN))
  127. #define pte_cont(pte) (!!(pte_val(pte) & PTE_CONT))
  128. #define pte_user(pte) (!!(pte_val(pte) & PTE_USER))
  129. #ifdef CONFIG_ARM64_HW_AFDBM
  130. #define pte_hw_dirty(pte) (pte_write(pte) && !(pte_val(pte) & PTE_RDONLY))
  131. #else
  132. #define pte_hw_dirty(pte) (0)
  133. #endif
  134. #define pte_sw_dirty(pte) (!!(pte_val(pte) & PTE_DIRTY))
  135. #define pte_dirty(pte) (pte_sw_dirty(pte) || pte_hw_dirty(pte))
  136. #define pte_valid(pte) (!!(pte_val(pte) & PTE_VALID))
  137. #define pte_valid_not_user(pte) \
  138. ((pte_val(pte) & (PTE_VALID | PTE_USER)) == PTE_VALID)
  139. static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot)
  140. {
  141. pte_val(pte) &= ~pgprot_val(prot);
  142. return pte;
  143. }
  144. static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot)
  145. {
  146. pte_val(pte) |= pgprot_val(prot);
  147. return pte;
  148. }
  149. static inline pte_t pte_wrprotect(pte_t pte)
  150. {
  151. return clear_pte_bit(pte, __pgprot(PTE_WRITE));
  152. }
  153. static inline pte_t pte_mkwrite(pte_t pte)
  154. {
  155. return set_pte_bit(pte, __pgprot(PTE_WRITE));
  156. }
  157. static inline pte_t pte_mkclean(pte_t pte)
  158. {
  159. return clear_pte_bit(pte, __pgprot(PTE_DIRTY));
  160. }
  161. static inline pte_t pte_mkdirty(pte_t pte)
  162. {
  163. return set_pte_bit(pte, __pgprot(PTE_DIRTY));
  164. }
  165. static inline pte_t pte_mkold(pte_t pte)
  166. {
  167. return clear_pte_bit(pte, __pgprot(PTE_AF));
  168. }
  169. static inline pte_t pte_mkyoung(pte_t pte)
  170. {
  171. return set_pte_bit(pte, __pgprot(PTE_AF));
  172. }
  173. static inline pte_t pte_mkspecial(pte_t pte)
  174. {
  175. return set_pte_bit(pte, __pgprot(PTE_SPECIAL));
  176. }
  177. static inline pte_t pte_mkcont(pte_t pte)
  178. {
  179. return set_pte_bit(pte, __pgprot(PTE_CONT));
  180. }
  181. static inline pte_t pte_mknoncont(pte_t pte)
  182. {
  183. return clear_pte_bit(pte, __pgprot(PTE_CONT));
  184. }
  185. static inline void set_pte(pte_t *ptep, pte_t pte)
  186. {
  187. *ptep = pte;
  188. /*
  189. * Only if the new pte is valid and kernel, otherwise TLB maintenance
  190. * or update_mmu_cache() have the necessary barriers.
  191. */
  192. if (pte_valid_not_user(pte)) {
  193. dsb(ishst);
  194. isb();
  195. }
  196. }
  197. struct mm_struct;
  198. struct vm_area_struct;
  199. extern void __sync_icache_dcache(pte_t pteval, unsigned long addr);
  200. /*
  201. * PTE bits configuration in the presence of hardware Dirty Bit Management
  202. * (PTE_WRITE == PTE_DBM):
  203. *
  204. * Dirty Writable | PTE_RDONLY PTE_WRITE PTE_DIRTY (sw)
  205. * 0 0 | 1 0 0
  206. * 0 1 | 1 1 0
  207. * 1 0 | 1 0 1
  208. * 1 1 | 0 1 x
  209. *
  210. * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via
  211. * the page fault mechanism. Checking the dirty status of a pte becomes:
  212. *
  213. * PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY)
  214. */
  215. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  216. pte_t *ptep, pte_t pte)
  217. {
  218. if (pte_present(pte)) {
  219. if (pte_sw_dirty(pte) && pte_write(pte))
  220. pte_val(pte) &= ~PTE_RDONLY;
  221. else
  222. pte_val(pte) |= PTE_RDONLY;
  223. if (pte_user(pte) && pte_exec(pte) && !pte_special(pte))
  224. __sync_icache_dcache(pte, addr);
  225. }
  226. /*
  227. * If the existing pte is valid, check for potential race with
  228. * hardware updates of the pte (ptep_set_access_flags safely changes
  229. * valid ptes without going through an invalid entry).
  230. */
  231. if (IS_ENABLED(CONFIG_ARM64_HW_AFDBM) &&
  232. pte_valid(*ptep) && pte_valid(pte)) {
  233. VM_WARN_ONCE(!pte_young(pte),
  234. "%s: racy access flag clearing: 0x%016llx -> 0x%016llx",
  235. __func__, pte_val(*ptep), pte_val(pte));
  236. VM_WARN_ONCE(pte_write(*ptep) && !pte_dirty(pte),
  237. "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx",
  238. __func__, pte_val(*ptep), pte_val(pte));
  239. }
  240. set_pte(ptep, pte);
  241. }
  242. /*
  243. * Huge pte definitions.
  244. */
  245. #define pte_huge(pte) (!(pte_val(pte) & PTE_TABLE_BIT))
  246. #define pte_mkhuge(pte) (__pte(pte_val(pte) & ~PTE_TABLE_BIT))
  247. /*
  248. * Hugetlb definitions.
  249. */
  250. #define HUGE_MAX_HSTATE 2
  251. #define HPAGE_SHIFT PMD_SHIFT
  252. #define HPAGE_SIZE (_AC(1, UL) << HPAGE_SHIFT)
  253. #define HPAGE_MASK (~(HPAGE_SIZE - 1))
  254. #define HUGETLB_PAGE_ORDER (HPAGE_SHIFT - PAGE_SHIFT)
  255. #define __HAVE_ARCH_PTE_SPECIAL
  256. static inline pte_t pud_pte(pud_t pud)
  257. {
  258. return __pte(pud_val(pud));
  259. }
  260. static inline pmd_t pud_pmd(pud_t pud)
  261. {
  262. return __pmd(pud_val(pud));
  263. }
  264. static inline pte_t pmd_pte(pmd_t pmd)
  265. {
  266. return __pte(pmd_val(pmd));
  267. }
  268. static inline pmd_t pte_pmd(pte_t pte)
  269. {
  270. return __pmd(pte_val(pte));
  271. }
  272. static inline pgprot_t mk_sect_prot(pgprot_t prot)
  273. {
  274. return __pgprot(pgprot_val(prot) & ~PTE_TABLE_BIT);
  275. }
  276. /*
  277. * THP definitions.
  278. */
  279. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  280. #define pmd_trans_huge(pmd) (pmd_val(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT))
  281. #define pmd_trans_splitting(pmd) pte_special(pmd_pte(pmd))
  282. #ifdef CONFIG_HAVE_RCU_TABLE_FREE
  283. #define __HAVE_ARCH_PMDP_SPLITTING_FLUSH
  284. struct vm_area_struct;
  285. void pmdp_splitting_flush(struct vm_area_struct *vma, unsigned long address,
  286. pmd_t *pmdp);
  287. #endif /* CONFIG_HAVE_RCU_TABLE_FREE */
  288. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  289. #define pmd_present(pmd) pte_present(pmd_pte(pmd))
  290. #define pmd_dirty(pmd) pte_dirty(pmd_pte(pmd))
  291. #define pmd_young(pmd) pte_young(pmd_pte(pmd))
  292. #define pmd_wrprotect(pmd) pte_pmd(pte_wrprotect(pmd_pte(pmd)))
  293. #define pmd_mksplitting(pmd) pte_pmd(pte_mkspecial(pmd_pte(pmd)))
  294. #define pmd_mkold(pmd) pte_pmd(pte_mkold(pmd_pte(pmd)))
  295. #define pmd_mkwrite(pmd) pte_pmd(pte_mkwrite(pmd_pte(pmd)))
  296. #define pmd_mkdirty(pmd) pte_pmd(pte_mkdirty(pmd_pte(pmd)))
  297. #define pmd_mkyoung(pmd) pte_pmd(pte_mkyoung(pmd_pte(pmd)))
  298. #define pmd_mknotpresent(pmd) (__pmd(pmd_val(pmd) & ~PMD_SECT_VALID))
  299. #define __HAVE_ARCH_PMD_WRITE
  300. #define pmd_write(pmd) pte_write(pmd_pte(pmd))
  301. #define pmd_mkhuge(pmd) (__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT))
  302. #define pmd_pfn(pmd) (((pmd_val(pmd) & PMD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
  303. #define pfn_pmd(pfn,prot) (__pmd(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
  304. #define mk_pmd(page,prot) pfn_pmd(page_to_pfn(page),prot)
  305. #define pud_write(pud) pte_write(pud_pte(pud))
  306. #define pud_pfn(pud) (((pud_val(pud) & PUD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
  307. #define set_pmd_at(mm, addr, pmdp, pmd) set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd))
  308. static inline int has_transparent_hugepage(void)
  309. {
  310. return 1;
  311. }
  312. #define __pgprot_modify(prot,mask,bits) \
  313. __pgprot((pgprot_val(prot) & ~(mask)) | (bits))
  314. /*
  315. * Mark the prot value as uncacheable and unbufferable.
  316. */
  317. #define pgprot_noncached(prot) \
  318. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
  319. #define pgprot_writecombine(prot) \
  320. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
  321. #define pgprot_device(prot) \
  322. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
  323. #define __HAVE_PHYS_MEM_ACCESS_PROT
  324. struct file;
  325. extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
  326. unsigned long size, pgprot_t vma_prot);
  327. #define pmd_none(pmd) (!pmd_val(pmd))
  328. #define pmd_bad(pmd) (!(pmd_val(pmd) & 2))
  329. #define pmd_table(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
  330. PMD_TYPE_TABLE)
  331. #define pmd_sect(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
  332. PMD_TYPE_SECT)
  333. #ifdef CONFIG_ARM64_64K_PAGES
  334. #define pud_sect(pud) (0)
  335. #define pud_table(pud) (1)
  336. #else
  337. #define pud_sect(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
  338. PUD_TYPE_SECT)
  339. #define pud_table(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
  340. PUD_TYPE_TABLE)
  341. #endif
  342. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  343. {
  344. *pmdp = pmd;
  345. dsb(ishst);
  346. isb();
  347. }
  348. static inline void pmd_clear(pmd_t *pmdp)
  349. {
  350. set_pmd(pmdp, __pmd(0));
  351. }
  352. static inline pte_t *pmd_page_vaddr(pmd_t pmd)
  353. {
  354. return __va(pmd_val(pmd) & PHYS_MASK & (s32)PAGE_MASK);
  355. }
  356. #define pmd_page(pmd) pfn_to_page(__phys_to_pfn(pmd_val(pmd) & PHYS_MASK))
  357. /*
  358. * Conversion functions: convert a page and protection to a page entry,
  359. * and a page entry and page directory to the page they refer to.
  360. */
  361. #define mk_pte(page,prot) pfn_pte(page_to_pfn(page),prot)
  362. #if CONFIG_PGTABLE_LEVELS > 2
  363. #define pmd_ERROR(pmd) __pmd_error(__FILE__, __LINE__, pmd_val(pmd))
  364. #define pud_none(pud) (!pud_val(pud))
  365. #define pud_bad(pud) (!(pud_val(pud) & 2))
  366. #define pud_present(pud) (pud_val(pud))
  367. static inline void set_pud(pud_t *pudp, pud_t pud)
  368. {
  369. *pudp = pud;
  370. dsb(ishst);
  371. isb();
  372. }
  373. static inline void pud_clear(pud_t *pudp)
  374. {
  375. set_pud(pudp, __pud(0));
  376. }
  377. static inline pmd_t *pud_page_vaddr(pud_t pud)
  378. {
  379. return __va(pud_val(pud) & PHYS_MASK & (s32)PAGE_MASK);
  380. }
  381. /* Find an entry in the second-level page table. */
  382. #define pmd_index(addr) (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1))
  383. static inline pmd_t *pmd_offset(pud_t *pud, unsigned long addr)
  384. {
  385. return (pmd_t *)pud_page_vaddr(*pud) + pmd_index(addr);
  386. }
  387. #define pud_page(pud) pfn_to_page(__phys_to_pfn(pud_val(pud) & PHYS_MASK))
  388. #endif /* CONFIG_PGTABLE_LEVELS > 2 */
  389. #if CONFIG_PGTABLE_LEVELS > 3
  390. #define pud_ERROR(pud) __pud_error(__FILE__, __LINE__, pud_val(pud))
  391. #define pgd_none(pgd) (!pgd_val(pgd))
  392. #define pgd_bad(pgd) (!(pgd_val(pgd) & 2))
  393. #define pgd_present(pgd) (pgd_val(pgd))
  394. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  395. {
  396. *pgdp = pgd;
  397. dsb(ishst);
  398. }
  399. static inline void pgd_clear(pgd_t *pgdp)
  400. {
  401. set_pgd(pgdp, __pgd(0));
  402. }
  403. static inline pud_t *pgd_page_vaddr(pgd_t pgd)
  404. {
  405. return __va(pgd_val(pgd) & PHYS_MASK & (s32)PAGE_MASK);
  406. }
  407. /* Find an entry in the frst-level page table. */
  408. #define pud_index(addr) (((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
  409. static inline pud_t *pud_offset(pgd_t *pgd, unsigned long addr)
  410. {
  411. return (pud_t *)pgd_page_vaddr(*pgd) + pud_index(addr);
  412. }
  413. #define pgd_page(pgd) pfn_to_page(__phys_to_pfn(pgd_val(pgd) & PHYS_MASK))
  414. #endif /* CONFIG_PGTABLE_LEVELS > 3 */
  415. #define pgd_ERROR(pgd) __pgd_error(__FILE__, __LINE__, pgd_val(pgd))
  416. /* to find an entry in a page-table-directory */
  417. #define pgd_index(addr) (((addr) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  418. #define pgd_offset(mm, addr) ((mm)->pgd+pgd_index(addr))
  419. /* to find an entry in a kernel page-table-directory */
  420. #define pgd_offset_k(addr) pgd_offset(&init_mm, addr)
  421. static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
  422. {
  423. const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY |
  424. PTE_PROT_NONE | PTE_VALID | PTE_WRITE;
  425. /* preserve the hardware dirty information */
  426. if (pte_hw_dirty(pte))
  427. pte = pte_mkdirty(pte);
  428. pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask);
  429. return pte;
  430. }
  431. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  432. {
  433. return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
  434. }
  435. #ifdef CONFIG_ARM64_HW_AFDBM
  436. #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
  437. extern int ptep_set_access_flags(struct vm_area_struct *vma,
  438. unsigned long address, pte_t *ptep,
  439. pte_t entry, int dirty);
  440. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  441. #define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
  442. static inline int pmdp_set_access_flags(struct vm_area_struct *vma,
  443. unsigned long address, pmd_t *pmdp,
  444. pmd_t entry, int dirty)
  445. {
  446. return ptep_set_access_flags(vma, address, (pte_t *)pmdp, pmd_pte(entry), dirty);
  447. }
  448. #endif
  449. /*
  450. * Atomic pte/pmd modifications.
  451. */
  452. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  453. static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
  454. unsigned long address,
  455. pte_t *ptep)
  456. {
  457. pteval_t pteval;
  458. unsigned int tmp, res;
  459. asm volatile("// ptep_test_and_clear_young\n"
  460. " prfm pstl1strm, %2\n"
  461. "1: ldxr %0, %2\n"
  462. " ubfx %w3, %w0, %5, #1 // extract PTE_AF (young)\n"
  463. " and %0, %0, %4 // clear PTE_AF\n"
  464. " stxr %w1, %0, %2\n"
  465. " cbnz %w1, 1b\n"
  466. : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)), "=&r" (res)
  467. : "L" (~PTE_AF), "I" (ilog2(PTE_AF)));
  468. return res;
  469. }
  470. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  471. #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
  472. static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
  473. unsigned long address,
  474. pmd_t *pmdp)
  475. {
  476. return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
  477. }
  478. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  479. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  480. static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
  481. unsigned long address, pte_t *ptep)
  482. {
  483. pteval_t old_pteval;
  484. unsigned int tmp;
  485. asm volatile("// ptep_get_and_clear\n"
  486. " prfm pstl1strm, %2\n"
  487. "1: ldxr %0, %2\n"
  488. " stxr %w1, xzr, %2\n"
  489. " cbnz %w1, 1b\n"
  490. : "=&r" (old_pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)));
  491. return __pte(old_pteval);
  492. }
  493. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  494. #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
  495. static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
  496. unsigned long address, pmd_t *pmdp)
  497. {
  498. return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp));
  499. }
  500. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  501. /*
  502. * ptep_set_wrprotect - mark read-only while trasferring potential hardware
  503. * dirty status (PTE_DBM && !PTE_RDONLY) to the software PTE_DIRTY bit.
  504. */
  505. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  506. static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep)
  507. {
  508. pteval_t pteval;
  509. unsigned long tmp;
  510. asm volatile("// ptep_set_wrprotect\n"
  511. " prfm pstl1strm, %2\n"
  512. "1: ldxr %0, %2\n"
  513. " tst %0, %4 // check for hw dirty (!PTE_RDONLY)\n"
  514. " csel %1, %3, xzr, eq // set PTE_DIRTY|PTE_RDONLY if dirty\n"
  515. " orr %0, %0, %1 // if !dirty, PTE_RDONLY is already set\n"
  516. " and %0, %0, %5 // clear PTE_WRITE/PTE_DBM\n"
  517. " stxr %w1, %0, %2\n"
  518. " cbnz %w1, 1b\n"
  519. : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep))
  520. : "r" (PTE_DIRTY|PTE_RDONLY), "L" (PTE_RDONLY), "L" (~PTE_WRITE)
  521. : "cc");
  522. }
  523. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  524. #define __HAVE_ARCH_PMDP_SET_WRPROTECT
  525. static inline void pmdp_set_wrprotect(struct mm_struct *mm,
  526. unsigned long address, pmd_t *pmdp)
  527. {
  528. ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
  529. }
  530. #endif
  531. #endif /* CONFIG_ARM64_HW_AFDBM */
  532. extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
  533. extern pgd_t idmap_pg_dir[PTRS_PER_PGD];
  534. /*
  535. * Encode and decode a swap entry:
  536. * bits 0-1: present (must be zero)
  537. * bits 2-7: swap type
  538. * bits 8-57: swap offset
  539. * bit 58: PTE_PROT_NONE (must be zero)
  540. */
  541. #define __SWP_TYPE_SHIFT 2
  542. #define __SWP_TYPE_BITS 6
  543. #define __SWP_OFFSET_BITS 50
  544. #define __SWP_TYPE_MASK ((1 << __SWP_TYPE_BITS) - 1)
  545. #define __SWP_OFFSET_SHIFT (__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
  546. #define __SWP_OFFSET_MASK ((1UL << __SWP_OFFSET_BITS) - 1)
  547. #define __swp_type(x) (((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
  548. #define __swp_offset(x) (((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK)
  549. #define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) })
  550. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  551. #define __swp_entry_to_pte(swp) ((pte_t) { (swp).val })
  552. /*
  553. * Ensure that there are not more swap files than can be encoded in the kernel
  554. * PTEs.
  555. */
  556. #define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)
  557. extern int kern_addr_valid(unsigned long addr);
  558. #include <asm-generic/pgtable.h>
  559. #define pgtable_cache_init() do { } while (0)
  560. /*
  561. * On AArch64, the cache coherency is handled via the set_pte_at() function.
  562. */
  563. static inline void update_mmu_cache(struct vm_area_struct *vma,
  564. unsigned long addr, pte_t *ptep)
  565. {
  566. /*
  567. * We don't do anything here, so there's a very small chance of
  568. * us retaking a user fault which we just fixed up. The alternative
  569. * is doing a dsb(ishst), but that penalises the fastpath.
  570. */
  571. }
  572. #define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)
  573. #define kc_vaddr_to_offset(v) ((v) & ~VA_START)
  574. #define kc_offset_to_vaddr(o) ((o) | VA_START)
  575. #endif /* !__ASSEMBLY__ */
  576. #endif /* __ASM_PGTABLE_H */