dma.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * the simple DMA Implementation for Blackfin
  3. *
  4. * Copyright 2007-2009 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #include <linux/module.h>
  9. #include <asm/blackfin.h>
  10. #include <asm/dma.h>
  11. struct dma_register * const dma_io_base_addr[MAX_DMA_CHANNELS] = {
  12. (struct dma_register *) DMA0_NEXT_DESC_PTR,
  13. (struct dma_register *) DMA1_NEXT_DESC_PTR,
  14. (struct dma_register *) DMA2_NEXT_DESC_PTR,
  15. (struct dma_register *) DMA3_NEXT_DESC_PTR,
  16. (struct dma_register *) DMA4_NEXT_DESC_PTR,
  17. (struct dma_register *) DMA5_NEXT_DESC_PTR,
  18. (struct dma_register *) DMA6_NEXT_DESC_PTR,
  19. (struct dma_register *) DMA7_NEXT_DESC_PTR,
  20. (struct dma_register *) DMA8_NEXT_DESC_PTR,
  21. (struct dma_register *) DMA9_NEXT_DESC_PTR,
  22. (struct dma_register *) DMA10_NEXT_DESC_PTR,
  23. (struct dma_register *) DMA11_NEXT_DESC_PTR,
  24. (struct dma_register *) DMA12_NEXT_DESC_PTR,
  25. (struct dma_register *) DMA13_NEXT_DESC_PTR,
  26. (struct dma_register *) DMA14_NEXT_DESC_PTR,
  27. (struct dma_register *) DMA15_NEXT_DESC_PTR,
  28. (struct dma_register *) DMA16_NEXT_DESC_PTR,
  29. (struct dma_register *) DMA17_NEXT_DESC_PTR,
  30. (struct dma_register *) DMA18_NEXT_DESC_PTR,
  31. (struct dma_register *) DMA19_NEXT_DESC_PTR,
  32. (struct dma_register *) DMA20_NEXT_DESC_PTR,
  33. (struct dma_register *) DMA21_NEXT_DESC_PTR,
  34. (struct dma_register *) DMA22_NEXT_DESC_PTR,
  35. (struct dma_register *) DMA23_NEXT_DESC_PTR,
  36. (struct dma_register *) MDMA_D0_NEXT_DESC_PTR,
  37. (struct dma_register *) MDMA_S0_NEXT_DESC_PTR,
  38. (struct dma_register *) MDMA_D1_NEXT_DESC_PTR,
  39. (struct dma_register *) MDMA_S1_NEXT_DESC_PTR,
  40. (struct dma_register *) MDMA_D2_NEXT_DESC_PTR,
  41. (struct dma_register *) MDMA_S2_NEXT_DESC_PTR,
  42. (struct dma_register *) MDMA_D3_NEXT_DESC_PTR,
  43. (struct dma_register *) MDMA_S3_NEXT_DESC_PTR,
  44. };
  45. EXPORT_SYMBOL(dma_io_base_addr);
  46. int channel2irq(unsigned int channel)
  47. {
  48. int ret_irq = -1;
  49. switch (channel) {
  50. case CH_SPORT0_RX:
  51. ret_irq = IRQ_SPORT0_RX;
  52. break;
  53. case CH_SPORT0_TX:
  54. ret_irq = IRQ_SPORT0_TX;
  55. break;
  56. case CH_SPORT1_RX:
  57. ret_irq = IRQ_SPORT1_RX;
  58. break;
  59. case CH_SPORT1_TX:
  60. ret_irq = IRQ_SPORT1_TX;
  61. break;
  62. case CH_SPI0:
  63. ret_irq = IRQ_SPI0;
  64. break;
  65. case CH_SPI1:
  66. ret_irq = IRQ_SPI1;
  67. break;
  68. case CH_UART0_RX:
  69. ret_irq = IRQ_UART0_RX;
  70. break;
  71. case CH_UART0_TX:
  72. ret_irq = IRQ_UART0_TX;
  73. break;
  74. case CH_UART1_RX:
  75. ret_irq = IRQ_UART1_RX;
  76. break;
  77. case CH_UART1_TX:
  78. ret_irq = IRQ_UART1_TX;
  79. break;
  80. case CH_EPPI0:
  81. ret_irq = IRQ_EPPI0;
  82. break;
  83. case CH_EPPI1:
  84. ret_irq = IRQ_EPPI1;
  85. break;
  86. case CH_EPPI2:
  87. ret_irq = IRQ_EPPI2;
  88. break;
  89. case CH_PIXC_IMAGE:
  90. ret_irq = IRQ_PIXC_IN0;
  91. break;
  92. case CH_PIXC_OVERLAY:
  93. ret_irq = IRQ_PIXC_IN1;
  94. break;
  95. case CH_PIXC_OUTPUT:
  96. ret_irq = IRQ_PIXC_OUT;
  97. break;
  98. case CH_SPORT2_RX:
  99. ret_irq = IRQ_SPORT2_RX;
  100. break;
  101. case CH_SPORT2_TX:
  102. ret_irq = IRQ_SPORT2_TX;
  103. break;
  104. case CH_SPORT3_RX:
  105. ret_irq = IRQ_SPORT3_RX;
  106. break;
  107. case CH_SPORT3_TX:
  108. ret_irq = IRQ_SPORT3_TX;
  109. break;
  110. case CH_SDH:
  111. ret_irq = IRQ_SDH;
  112. break;
  113. case CH_SPI2:
  114. ret_irq = IRQ_SPI2;
  115. break;
  116. case CH_MEM_STREAM0_SRC:
  117. case CH_MEM_STREAM0_DEST:
  118. ret_irq = IRQ_MDMAS0;
  119. break;
  120. case CH_MEM_STREAM1_SRC:
  121. case CH_MEM_STREAM1_DEST:
  122. ret_irq = IRQ_MDMAS1;
  123. break;
  124. case CH_MEM_STREAM2_SRC:
  125. case CH_MEM_STREAM2_DEST:
  126. ret_irq = IRQ_MDMAS2;
  127. break;
  128. case CH_MEM_STREAM3_SRC:
  129. case CH_MEM_STREAM3_DEST:
  130. ret_irq = IRQ_MDMAS3;
  131. break;
  132. }
  133. return ret_irq;
  134. }