anomaly.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * DO NOT EDIT THIS FILE
  3. * This file is under version control at
  4. * svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/
  5. * and can be replaced with that version at any time
  6. * DO NOT EDIT THIS FILE
  7. *
  8. * Copyright 2004-2011 Analog Devices Inc.
  9. * Licensed under the Clear BSD license.
  10. */
  11. /* This file should be up to date with:
  12. * - Revision K, 05/23/2011; ADSP-BF542/BF544/BF547/BF548/BF549 Blackfin Processor Anomaly List
  13. */
  14. #ifndef _MACH_ANOMALY_H_
  15. #define _MACH_ANOMALY_H_
  16. /* We do not support 0.0 or 0.1 silicon - sorry */
  17. #if __SILICON_REVISION__ < 2
  18. # error will not work on BF548 silicon version 0.0, or 0.1
  19. #endif
  20. /* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */
  21. #define ANOMALY_05000074 (1)
  22. /* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */
  23. #define ANOMALY_05000119 (1)
  24. /* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
  25. #define ANOMALY_05000122 (1)
  26. /* Data Corruption/Core Hang with L2/L3 Configured in Writeback Cache Mode */
  27. #define ANOMALY_05000220 (__SILICON_REVISION__ < 4)
  28. /* False Hardware Error from an Access in the Shadow of a Conditional Branch */
  29. #define ANOMALY_05000245 (1)
  30. /* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */
  31. #define ANOMALY_05000265 (1)
  32. /* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */
  33. #define ANOMALY_05000272 (1)
  34. /* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
  35. #define ANOMALY_05000310 (1)
  36. /* FIFO Boot Mode Not Functional */
  37. #define ANOMALY_05000325 (__SILICON_REVISION__ < 2)
  38. /* bfrom_SysControl() Firmware Function Performs Improper System Reset */
  39. /*
  40. * Note: anomaly sheet says this is fixed with bf54x-0.2+, but testing
  41. * shows that the fix itself does not cover all cases.
  42. */
  43. #define ANOMALY_05000353 (1)
  44. /* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */
  45. #define ANOMALY_05000357 (1)
  46. /* External Memory Read Access Hangs Core With PLL Bypass */
  47. #define ANOMALY_05000360 (1)
  48. /* DMAs that Go Urgent during Tight Core Writes to External Memory Are Blocked */
  49. #define ANOMALY_05000365 (1)
  50. /* Addressing Conflict between Boot ROM and Asynchronous Memory */
  51. #define ANOMALY_05000369 (1)
  52. /* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */
  53. #define ANOMALY_05000371 (__SILICON_REVISION__ < 2)
  54. /* Security/Authentication Speedpath Causes Authentication To Fail To Initiate */
  55. #define ANOMALY_05000378 (__SILICON_REVISION__ < 2)
  56. /* 16-Bit NAND FLASH Boot Mode Is Not Functional */
  57. #define ANOMALY_05000379 (1)
  58. /* Lockbox SESR Disallows Certain User Interrupts */
  59. #define ANOMALY_05000404 (__SILICON_REVISION__ < 2)
  60. /* Lockbox SESR Firmware Does Not Save/Restore Full Context */
  61. #define ANOMALY_05000405 (1)
  62. /* Lockbox SESR Argument Checking Does Not Check L2 Memory Protection Range */
  63. #define ANOMALY_05000406 (__SILICON_REVISION__ < 2)
  64. /* Lockbox SESR Firmware Arguments Are Not Retained After First Initialization */
  65. #define ANOMALY_05000407 (__SILICON_REVISION__ < 2)
  66. /* Lockbox Firmware Memory Cleanup Routine Does not Clear Registers */
  67. #define ANOMALY_05000408 (1)
  68. /* Lockbox firmware leaves MDMA0 channel enabled */
  69. #define ANOMALY_05000409 (__SILICON_REVISION__ < 2)
  70. /* bfrom_SysControl() Firmware Function Cannot be Used to Enter Power Saving Modes */
  71. #define ANOMALY_05000411 (__SILICON_REVISION__ < 2)
  72. /* NAND Boot Mode Not Compatible With Some NAND Flash Devices */
  73. #define ANOMALY_05000413 (__SILICON_REVISION__ < 2)
  74. /* OTP_CHECK_FOR_PREV_WRITE Bit is Not Functional in bfrom_OtpWrite() API */
  75. #define ANOMALY_05000414 (__SILICON_REVISION__ < 2)
  76. /* Speculative Fetches Can Cause Undesired External FIFO Operations */
  77. #define ANOMALY_05000416 (1)
  78. /* Multichannel SPORT Channel Misalignment Under Specific Configuration */
  79. #define ANOMALY_05000425 (__SILICON_REVISION__ < 4)
  80. /* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */
  81. #define ANOMALY_05000426 (1)
  82. /* CORE_EPPI_PRIO bit and SYS_EPPI_PRIO bit in the HMDMA1_CONTROL register are not functional */
  83. #define ANOMALY_05000427 (__SILICON_REVISION__ < 2)
  84. /* WB_EDGE Bit in NFC_IRQSTAT Incorrectly Reflects Buffer Status Instead of IRQ Status */
  85. #define ANOMALY_05000429 (__SILICON_REVISION__ < 2)
  86. /* Software System Reset Corrupts PLL_LOCKCNT Register */
  87. #define ANOMALY_05000430 (__SILICON_REVISION__ >= 2)
  88. /* Incorrect Use of Stack in Lockbox Firmware During Authentication */
  89. #define ANOMALY_05000431 (__SILICON_REVISION__ < 3)
  90. /* SW Breakpoints Ignored Upon Return From Lockbox Authentication */
  91. #define ANOMALY_05000434 (1)
  92. /* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */
  93. #define ANOMALY_05000443 (1)
  94. /* CDMAPRIO and L2DMAPRIO Bits in the SYSCR Register Are Not Functional */
  95. #define ANOMALY_05000446 (1)
  96. /* UART IrDA Receiver Fails on Extended Bit Pulses */
  97. #define ANOMALY_05000447 (1)
  98. /* DDR Clock Duty Cycle Spec Violation (tCH, tCL) */
  99. #define ANOMALY_05000448 (__SILICON_REVISION__ == 1)
  100. /* Reduced Timing Margins on DDR Output Setup and Hold (tDS and tDH) */
  101. #define ANOMALY_05000449 (__SILICON_REVISION__ == 1)
  102. /* USB DMA Short Packet Data Corruption */
  103. #define ANOMALY_05000450 (1)
  104. /* USB Receive Interrupt Is Not Generated in DMA Mode 1 */
  105. #define ANOMALY_05000456 (1)
  106. /* Host DMA Port Responds to Certain Bus Activity Without HOST_CE Assertion */
  107. #define ANOMALY_05000457 (1)
  108. /* USB DMA Mode 1 Failure When Multiple USB DMA Channels Are Concurrently Enabled */
  109. #define ANOMALY_05000460 (__SILICON_REVISION__ < 4)
  110. /* False Hardware Error when RETI Points to Invalid Memory */
  111. #define ANOMALY_05000461 (1)
  112. /* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */
  113. #define ANOMALY_05000462 (__SILICON_REVISION__ < 4)
  114. /* USB DMA RX Data Corruption */
  115. #define ANOMALY_05000463 (__SILICON_REVISION__ < 4)
  116. /* USB TX DMA Hang */
  117. #define ANOMALY_05000464 (__SILICON_REVISION__ < 4)
  118. /* USB Rx DMA Hang */
  119. #define ANOMALY_05000465 (1)
  120. /* TxPktRdy Bit Not Set for Transmit Endpoint When Core and DMA Access USB Endpoint FIFOs Simultaneously */
  121. #define ANOMALY_05000466 (__SILICON_REVISION__ < 4)
  122. /* Possible USB RX Data Corruption When Control & Data EP FIFOs are Accessed via the Core */
  123. #define ANOMALY_05000467 (__SILICON_REVISION__ < 4)
  124. /* Interrupted SPORT Receive Data Register Read Results In Underflow when SLEN > 15 */
  125. #define ANOMALY_05000473 (1)
  126. /* Access to DDR SDRAM Causes System Hang with Certain PLL Settings */
  127. #define ANOMALY_05000474 (__SILICON_REVISION__ < 4)
  128. /* TESTSET Instruction Cannot Be Interrupted */
  129. #define ANOMALY_05000477 (1)
  130. /* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */
  131. #define ANOMALY_05000481 (1)
  132. /* Possible USB Data Corruption When Multiple Endpoints Are Accessed by the Core */
  133. #define ANOMALY_05000483 (1)
  134. /* DDR Trim May Not Be Performed for Certain VLEV Values in OTP Page PBS00L */
  135. #define ANOMALY_05000484 (__SILICON_REVISION__ < 3)
  136. /* PLL_CTL Change Using bfrom_SysControl() Can Result in Processor Overclocking */
  137. #define ANOMALY_05000485 (__SILICON_REVISION__ > 1 && __SILICON_REVISION__ < 4)
  138. /* PLL May Latch Incorrect Values Coming Out of Reset */
  139. #define ANOMALY_05000489 (1)
  140. /* SPI Master Boot Can Fail Under Certain Conditions */
  141. #define ANOMALY_05000490 (1)
  142. /* Instruction Memory Stalls Can Cause IFLUSH to Fail */
  143. #define ANOMALY_05000491 (1)
  144. /* EXCPT Instruction May Be Lost If NMI Happens Simultaneously */
  145. #define ANOMALY_05000494 (1)
  146. /* CNT_COMMAND Functionality Depends on CNT_IMASK Configuration */
  147. #define ANOMALY_05000498 (1)
  148. /* Nand Flash Controller Hangs When the AMC Requests the Async Pins During the last 16 Bytes of a Page Write Operation. */
  149. #define ANOMALY_05000500 (1)
  150. /* RXS Bit in SPI_STAT May Become Stuck In RX DMA Modes */
  151. #define ANOMALY_05000501 (1)
  152. /* Async Memory Writes May Be Skipped When Using Odd Clock Ratios */
  153. #define ANOMALY_05000502 (1)
  154. /*
  155. * These anomalies have been "phased" out of analog.com anomaly sheets and are
  156. * here to show running on older silicon just isn't feasible.
  157. */
  158. /* False Hardware Error when ISR Context Is Not Restored */
  159. #define ANOMALY_05000281 (__SILICON_REVISION__ < 1)
  160. /* SSYNCs After Writes To CAN/DMA MMR Registers Are Not Always Handled Correctly */
  161. #define ANOMALY_05000304 (__SILICON_REVISION__ < 1)
  162. /* Errors when SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */
  163. #define ANOMALY_05000312 (__SILICON_REVISION__ < 1)
  164. /* TWI Slave Boot Mode Is Not Functional */
  165. #define ANOMALY_05000324 (__SILICON_REVISION__ < 1)
  166. /* Data Lost When Core and DMA Accesses Are Made to the USB FIFO Simultaneously */
  167. #define ANOMALY_05000327 (__SILICON_REVISION__ < 1)
  168. /* Incorrect Access of OTP_STATUS During otp_write() Function */
  169. #define ANOMALY_05000328 (__SILICON_REVISION__ < 1)
  170. /* Synchronous Burst Flash Boot Mode Is Not Functional */
  171. #define ANOMALY_05000329 (__SILICON_REVISION__ < 1)
  172. /* Host DMA Boot Modes Are Not Functional */
  173. #define ANOMALY_05000330 (__SILICON_REVISION__ < 1)
  174. /* Inadequate Timing Margins on DDR DQS to DQ and DQM Skew */
  175. #define ANOMALY_05000334 (__SILICON_REVISION__ < 1)
  176. /* Inadequate Rotary Debounce Logic Duration */
  177. #define ANOMALY_05000335 (__SILICON_REVISION__ < 1)
  178. /* Phantom Interrupt Occurs After First Configuration of Host DMA Port */
  179. #define ANOMALY_05000336 (__SILICON_REVISION__ < 1)
  180. /* Disallowed Configuration Prevents Subsequent Allowed Configuration on Host DMA Port */
  181. #define ANOMALY_05000337 (__SILICON_REVISION__ < 1)
  182. /* Slave-Mode SPI0 MISO Failure With CPHA = 0 */
  183. #define ANOMALY_05000338 (__SILICON_REVISION__ < 1)
  184. /* If Memory Reads Are Enabled on SDH or HOSTDP, Other DMAC1 Peripherals Cannot Read */
  185. #define ANOMALY_05000340 (__SILICON_REVISION__ < 1)
  186. /* Boot Host Wait (HWAIT) and Boot Host Wait Alternate (HWAITA) Signals Are Swapped */
  187. #define ANOMALY_05000344 (__SILICON_REVISION__ < 1)
  188. /* USB Calibration Value Is Not Initialized */
  189. #define ANOMALY_05000346 (__SILICON_REVISION__ < 1)
  190. /* USB Calibration Value to use */
  191. #define ANOMALY_05000346_value 0x5411
  192. /* Preboot Routine Incorrectly Alters Reset Value of USB Register */
  193. #define ANOMALY_05000347 (__SILICON_REVISION__ < 1)
  194. /* Data Lost when Core Reads SDH Data FIFO */
  195. #define ANOMALY_05000349 (__SILICON_REVISION__ < 1)
  196. /* PLL Status Register Is Inaccurate */
  197. #define ANOMALY_05000351 (__SILICON_REVISION__ < 1)
  198. /* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */
  199. #define ANOMALY_05000355 (__SILICON_REVISION__ < 1)
  200. /* System Stalled During A Core Access To AMC While A Core Access To NFC FIFO Is Required */
  201. #define ANOMALY_05000356 (__SILICON_REVISION__ < 1)
  202. /* WURESET Bit In SYSCR Register Does Not Properly Indicate Hibernate Wake-Up */
  203. #define ANOMALY_05000367 (__SILICON_REVISION__ < 1)
  204. /* Default PLL MSEL and SSEL Settings Can Cause 400MHz Product To Violate Specifications */
  205. #define ANOMALY_05000370 (__SILICON_REVISION__ < 1)
  206. /* USB DP/DM Data Pins May Lose State When Entering Hibernate */
  207. #define ANOMALY_05000372 (__SILICON_REVISION__ < 1)
  208. /* 8-Bit NAND Flash Boot Mode Not Functional */
  209. #define ANOMALY_05000382 (__SILICON_REVISION__ < 1)
  210. /* Boot from OTP Memory Not Functional */
  211. #define ANOMALY_05000385 (__SILICON_REVISION__ < 1)
  212. /* bfrom_SysControl() Firmware Routine Not Functional */
  213. #define ANOMALY_05000386 (__SILICON_REVISION__ < 1)
  214. /* Programmable Preboot Settings Not Functional */
  215. #define ANOMALY_05000387 (__SILICON_REVISION__ < 1)
  216. /* CRC32 Checksum Support Not Functional */
  217. #define ANOMALY_05000388 (__SILICON_REVISION__ < 1)
  218. /* Reset Vector Must Not Be in SDRAM Memory Space */
  219. #define ANOMALY_05000389 (__SILICON_REVISION__ < 1)
  220. /* Changed Meaning of BCODE Field in SYSCR Register */
  221. #define ANOMALY_05000390 (__SILICON_REVISION__ < 1)
  222. /* Repeated Boot from Page-Mode or Burst-Mode Flash Memory May Fail */
  223. #define ANOMALY_05000391 (__SILICON_REVISION__ < 1)
  224. /* pTempCurrent Not Present in ADI_BOOT_DATA Structure */
  225. #define ANOMALY_05000392 (__SILICON_REVISION__ < 1)
  226. /* Deprecated Value of dTempByteCount in ADI_BOOT_DATA Structure */
  227. #define ANOMALY_05000393 (__SILICON_REVISION__ < 1)
  228. /* Log Buffer Not Functional */
  229. #define ANOMALY_05000394 (__SILICON_REVISION__ < 1)
  230. /* Hook Routine Not Functional */
  231. #define ANOMALY_05000395 (__SILICON_REVISION__ < 1)
  232. /* Header Indirect Bit Not Functional */
  233. #define ANOMALY_05000396 (__SILICON_REVISION__ < 1)
  234. /* BK_ONES, BK_ZEROS, and BK_DATECODE Constants Not Functional */
  235. #define ANOMALY_05000397 (__SILICON_REVISION__ < 1)
  236. /* OTP Write Accesses Not Supported */
  237. #define ANOMALY_05000442 (__SILICON_REVISION__ < 1)
  238. /* Incorrect Default Hysteresis Setting for RESET, NMI, and BMODE Signals */
  239. #define ANOMALY_05000452 (__SILICON_REVISION__ < 1)
  240. /* Anomalies that don't exist on this proc */
  241. #define ANOMALY_05000099 (0)
  242. #define ANOMALY_05000120 (0)
  243. #define ANOMALY_05000125 (0)
  244. #define ANOMALY_05000149 (0)
  245. #define ANOMALY_05000158 (0)
  246. #define ANOMALY_05000171 (0)
  247. #define ANOMALY_05000179 (0)
  248. #define ANOMALY_05000182 (0)
  249. #define ANOMALY_05000183 (0)
  250. #define ANOMALY_05000189 (0)
  251. #define ANOMALY_05000198 (0)
  252. #define ANOMALY_05000202 (0)
  253. #define ANOMALY_05000215 (0)
  254. #define ANOMALY_05000219 (0)
  255. #define ANOMALY_05000227 (0)
  256. #define ANOMALY_05000230 (0)
  257. #define ANOMALY_05000231 (0)
  258. #define ANOMALY_05000233 (0)
  259. #define ANOMALY_05000234 (0)
  260. #define ANOMALY_05000242 (0)
  261. #define ANOMALY_05000244 (0)
  262. #define ANOMALY_05000248 (0)
  263. #define ANOMALY_05000250 (0)
  264. #define ANOMALY_05000254 (0)
  265. #define ANOMALY_05000257 (0)
  266. #define ANOMALY_05000261 (0)
  267. #define ANOMALY_05000263 (0)
  268. #define ANOMALY_05000266 (0)
  269. #define ANOMALY_05000273 (0)
  270. #define ANOMALY_05000274 (0)
  271. #define ANOMALY_05000278 (0)
  272. #define ANOMALY_05000283 (0)
  273. #define ANOMALY_05000287 (0)
  274. #define ANOMALY_05000301 (0)
  275. #define ANOMALY_05000305 (0)
  276. #define ANOMALY_05000307 (0)
  277. #define ANOMALY_05000311 (0)
  278. #define ANOMALY_05000315 (0)
  279. #define ANOMALY_05000323 (0)
  280. #define ANOMALY_05000362 (1)
  281. #define ANOMALY_05000363 (0)
  282. #define ANOMALY_05000364 (0)
  283. #define ANOMALY_05000380 (0)
  284. #define ANOMALY_05000400 (0)
  285. #define ANOMALY_05000402 (0)
  286. #define ANOMALY_05000412 (0)
  287. #define ANOMALY_05000432 (0)
  288. #define ANOMALY_05000435 (0)
  289. #define ANOMALY_05000440 (0)
  290. #define ANOMALY_05000475 (0)
  291. #define ANOMALY_05000480 (0)
  292. #define ANOMALY_16000030 (0)
  293. #endif