perfmon_mckinley.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * This file contains the McKinley PMU register description tables
  3. * and pmc checker used by perfmon.c.
  4. *
  5. * Copyright (C) 2002-2003 Hewlett Packard Co
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. */
  8. static int pfm_mck_pmc_check(struct task_struct *task, pfm_context_t *ctx, unsigned int cnum, unsigned long *val, struct pt_regs *regs);
  9. static pfm_reg_desc_t pfm_mck_pmc_desc[PMU_MAX_PMCS]={
  10. /* pmc0 */ { PFM_REG_CONTROL , 0, 0x1UL, -1UL, NULL, NULL, {0UL,0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  11. /* pmc1 */ { PFM_REG_CONTROL , 0, 0x0UL, -1UL, NULL, NULL, {0UL,0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  12. /* pmc2 */ { PFM_REG_CONTROL , 0, 0x0UL, -1UL, NULL, NULL, {0UL,0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  13. /* pmc3 */ { PFM_REG_CONTROL , 0, 0x0UL, -1UL, NULL, NULL, {0UL,0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  14. /* pmc4 */ { PFM_REG_COUNTING, 6, 0x0000000000800000UL, 0xfffff7fUL, NULL, pfm_mck_pmc_check, {RDEP(4),0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  15. /* pmc5 */ { PFM_REG_COUNTING, 6, 0x0UL, 0xfffff7fUL, NULL, pfm_mck_pmc_check, {RDEP(5),0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  16. /* pmc6 */ { PFM_REG_COUNTING, 6, 0x0UL, 0xfffff7fUL, NULL, pfm_mck_pmc_check, {RDEP(6),0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  17. /* pmc7 */ { PFM_REG_COUNTING, 6, 0x0UL, 0xfffff7fUL, NULL, pfm_mck_pmc_check, {RDEP(7),0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  18. /* pmc8 */ { PFM_REG_CONFIG , 0, 0xffffffff3fffffffUL, 0xffffffff3ffffffbUL, NULL, pfm_mck_pmc_check, {0UL,0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  19. /* pmc9 */ { PFM_REG_CONFIG , 0, 0xffffffff3ffffffcUL, 0xffffffff3ffffffbUL, NULL, pfm_mck_pmc_check, {0UL,0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  20. /* pmc10 */ { PFM_REG_MONITOR , 4, 0x0UL, 0xffffUL, NULL, pfm_mck_pmc_check, {RDEP(0)|RDEP(1),0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  21. /* pmc11 */ { PFM_REG_MONITOR , 6, 0x0UL, 0x30f01cf, NULL, pfm_mck_pmc_check, {RDEP(2)|RDEP(3)|RDEP(17),0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  22. /* pmc12 */ { PFM_REG_MONITOR , 6, 0x0UL, 0xffffUL, NULL, pfm_mck_pmc_check, {RDEP(8)|RDEP(9)|RDEP(10)|RDEP(11)|RDEP(12)|RDEP(13)|RDEP(14)|RDEP(15)|RDEP(16),0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  23. /* pmc13 */ { PFM_REG_CONFIG , 0, 0x00002078fefefefeUL, 0x1e00018181818UL, NULL, pfm_mck_pmc_check, {0UL,0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  24. /* pmc14 */ { PFM_REG_CONFIG , 0, 0x0db60db60db60db6UL, 0x2492UL, NULL, pfm_mck_pmc_check, {0UL,0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  25. /* pmc15 */ { PFM_REG_CONFIG , 0, 0x00000000fffffff0UL, 0xfUL, NULL, pfm_mck_pmc_check, {0UL,0UL, 0UL, 0UL}, {0UL,0UL, 0UL, 0UL}},
  26. { PFM_REG_END , 0, 0x0UL, -1UL, NULL, NULL, {0,}, {0,}}, /* end marker */
  27. };
  28. static pfm_reg_desc_t pfm_mck_pmd_desc[PMU_MAX_PMDS]={
  29. /* pmd0 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(1),0UL, 0UL, 0UL}, {RDEP(10),0UL, 0UL, 0UL}},
  30. /* pmd1 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(0),0UL, 0UL, 0UL}, {RDEP(10),0UL, 0UL, 0UL}},
  31. /* pmd2 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(3)|RDEP(17),0UL, 0UL, 0UL}, {RDEP(11),0UL, 0UL, 0UL}},
  32. /* pmd3 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(2)|RDEP(17),0UL, 0UL, 0UL}, {RDEP(11),0UL, 0UL, 0UL}},
  33. /* pmd4 */ { PFM_REG_COUNTING, 0, 0x0UL, -1UL, NULL, NULL, {0UL,0UL, 0UL, 0UL}, {RDEP(4),0UL, 0UL, 0UL}},
  34. /* pmd5 */ { PFM_REG_COUNTING, 0, 0x0UL, -1UL, NULL, NULL, {0UL,0UL, 0UL, 0UL}, {RDEP(5),0UL, 0UL, 0UL}},
  35. /* pmd6 */ { PFM_REG_COUNTING, 0, 0x0UL, -1UL, NULL, NULL, {0UL,0UL, 0UL, 0UL}, {RDEP(6),0UL, 0UL, 0UL}},
  36. /* pmd7 */ { PFM_REG_COUNTING, 0, 0x0UL, -1UL, NULL, NULL, {0UL,0UL, 0UL, 0UL}, {RDEP(7),0UL, 0UL, 0UL}},
  37. /* pmd8 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(9)|RDEP(10)|RDEP(11)|RDEP(12)|RDEP(13)|RDEP(14)|RDEP(15)|RDEP(16),0UL, 0UL, 0UL}, {RDEP(12),0UL, 0UL, 0UL}},
  38. /* pmd9 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(8)|RDEP(10)|RDEP(11)|RDEP(12)|RDEP(13)|RDEP(14)|RDEP(15)|RDEP(16),0UL, 0UL, 0UL}, {RDEP(12),0UL, 0UL, 0UL}},
  39. /* pmd10 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(8)|RDEP(9)|RDEP(11)|RDEP(12)|RDEP(13)|RDEP(14)|RDEP(15)|RDEP(16),0UL, 0UL, 0UL}, {RDEP(12),0UL, 0UL, 0UL}},
  40. /* pmd11 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(8)|RDEP(9)|RDEP(10)|RDEP(12)|RDEP(13)|RDEP(14)|RDEP(15)|RDEP(16),0UL, 0UL, 0UL}, {RDEP(12),0UL, 0UL, 0UL}},
  41. /* pmd12 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(8)|RDEP(9)|RDEP(10)|RDEP(11)|RDEP(13)|RDEP(14)|RDEP(15)|RDEP(16),0UL, 0UL, 0UL}, {RDEP(12),0UL, 0UL, 0UL}},
  42. /* pmd13 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(8)|RDEP(9)|RDEP(10)|RDEP(11)|RDEP(12)|RDEP(14)|RDEP(15)|RDEP(16),0UL, 0UL, 0UL}, {RDEP(12),0UL, 0UL, 0UL}},
  43. /* pmd14 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(8)|RDEP(9)|RDEP(10)|RDEP(11)|RDEP(12)|RDEP(13)|RDEP(15)|RDEP(16),0UL, 0UL, 0UL}, {RDEP(12),0UL, 0UL, 0UL}},
  44. /* pmd15 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(8)|RDEP(9)|RDEP(10)|RDEP(11)|RDEP(12)|RDEP(13)|RDEP(14)|RDEP(16),0UL, 0UL, 0UL}, {RDEP(12),0UL, 0UL, 0UL}},
  45. /* pmd16 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(8)|RDEP(9)|RDEP(10)|RDEP(11)|RDEP(12)|RDEP(13)|RDEP(14)|RDEP(15),0UL, 0UL, 0UL}, {RDEP(12),0UL, 0UL, 0UL}},
  46. /* pmd17 */ { PFM_REG_BUFFER , 0, 0x0UL, -1UL, NULL, NULL, {RDEP(2)|RDEP(3),0UL, 0UL, 0UL}, {RDEP(11),0UL, 0UL, 0UL}},
  47. { PFM_REG_END , 0, 0x0UL, -1UL, NULL, NULL, {0,}, {0,}}, /* end marker */
  48. };
  49. /*
  50. * PMC reserved fields must have their power-up values preserved
  51. */
  52. static int
  53. pfm_mck_reserved(unsigned int cnum, unsigned long *val, struct pt_regs *regs)
  54. {
  55. unsigned long tmp1, tmp2, ival = *val;
  56. /* remove reserved areas from user value */
  57. tmp1 = ival & PMC_RSVD_MASK(cnum);
  58. /* get reserved fields values */
  59. tmp2 = PMC_DFL_VAL(cnum) & ~PMC_RSVD_MASK(cnum);
  60. *val = tmp1 | tmp2;
  61. DPRINT(("pmc[%d]=0x%lx, mask=0x%lx, reset=0x%lx, val=0x%lx\n",
  62. cnum, ival, PMC_RSVD_MASK(cnum), PMC_DFL_VAL(cnum), *val));
  63. return 0;
  64. }
  65. /*
  66. * task can be NULL if the context is unloaded
  67. */
  68. static int
  69. pfm_mck_pmc_check(struct task_struct *task, pfm_context_t *ctx, unsigned int cnum, unsigned long *val, struct pt_regs *regs)
  70. {
  71. int ret = 0, check_case1 = 0;
  72. unsigned long val8 = 0, val14 = 0, val13 = 0;
  73. int is_loaded;
  74. /* first preserve the reserved fields */
  75. pfm_mck_reserved(cnum, val, regs);
  76. /* sanitfy check */
  77. if (ctx == NULL) return -EINVAL;
  78. is_loaded = ctx->ctx_state == PFM_CTX_LOADED || ctx->ctx_state == PFM_CTX_MASKED;
  79. /*
  80. * we must clear the debug registers if pmc13 has a value which enable
  81. * memory pipeline event constraints. In this case we need to clear the
  82. * the debug registers if they have not yet been accessed. This is required
  83. * to avoid picking stale state.
  84. * PMC13 is "active" if:
  85. * one of the pmc13.cfg_dbrpXX field is different from 0x3
  86. * AND
  87. * at the corresponding pmc13.ena_dbrpXX is set.
  88. */
  89. DPRINT(("cnum=%u val=0x%lx, using_dbreg=%d loaded=%d\n", cnum, *val, ctx->ctx_fl_using_dbreg, is_loaded));
  90. if (cnum == 13 && is_loaded
  91. && (*val & 0x1e00000000000UL) && (*val & 0x18181818UL) != 0x18181818UL && ctx->ctx_fl_using_dbreg == 0) {
  92. DPRINT(("pmc[%d]=0x%lx has active pmc13 settings, clearing dbr\n", cnum, *val));
  93. /* don't mix debug with perfmon */
  94. if (task && (task->thread.flags & IA64_THREAD_DBG_VALID) != 0) return -EINVAL;
  95. /*
  96. * a count of 0 will mark the debug registers as in use and also
  97. * ensure that they are properly cleared.
  98. */
  99. ret = pfm_write_ibr_dbr(PFM_DATA_RR, ctx, NULL, 0, regs);
  100. if (ret) return ret;
  101. }
  102. /*
  103. * we must clear the (instruction) debug registers if any pmc14.ibrpX bit is enabled
  104. * before they are (fl_using_dbreg==0) to avoid picking up stale information.
  105. */
  106. if (cnum == 14 && is_loaded && ((*val & 0x2222UL) != 0x2222UL) && ctx->ctx_fl_using_dbreg == 0) {
  107. DPRINT(("pmc[%d]=0x%lx has active pmc14 settings, clearing ibr\n", cnum, *val));
  108. /* don't mix debug with perfmon */
  109. if (task && (task->thread.flags & IA64_THREAD_DBG_VALID) != 0) return -EINVAL;
  110. /*
  111. * a count of 0 will mark the debug registers as in use and also
  112. * ensure that they are properly cleared.
  113. */
  114. ret = pfm_write_ibr_dbr(PFM_CODE_RR, ctx, NULL, 0, regs);
  115. if (ret) return ret;
  116. }
  117. switch(cnum) {
  118. case 4: *val |= 1UL << 23; /* force power enable bit */
  119. break;
  120. case 8: val8 = *val;
  121. val13 = ctx->ctx_pmcs[13];
  122. val14 = ctx->ctx_pmcs[14];
  123. check_case1 = 1;
  124. break;
  125. case 13: val8 = ctx->ctx_pmcs[8];
  126. val13 = *val;
  127. val14 = ctx->ctx_pmcs[14];
  128. check_case1 = 1;
  129. break;
  130. case 14: val8 = ctx->ctx_pmcs[8];
  131. val13 = ctx->ctx_pmcs[13];
  132. val14 = *val;
  133. check_case1 = 1;
  134. break;
  135. }
  136. /* check illegal configuration which can produce inconsistencies in tagging
  137. * i-side events in L1D and L2 caches
  138. */
  139. if (check_case1) {
  140. ret = ((val13 >> 45) & 0xf) == 0
  141. && ((val8 & 0x1) == 0)
  142. && ((((val14>>1) & 0x3) == 0x2 || ((val14>>1) & 0x3) == 0x0)
  143. ||(((val14>>4) & 0x3) == 0x2 || ((val14>>4) & 0x3) == 0x0));
  144. if (ret) DPRINT((KERN_DEBUG "perfmon: failure check_case1\n"));
  145. }
  146. return ret ? -EINVAL : 0;
  147. }
  148. /*
  149. * impl_pmcs, impl_pmds are computed at runtime to minimize errors!
  150. */
  151. static pmu_config_t pmu_conf_mck={
  152. .pmu_name = "Itanium 2",
  153. .pmu_family = 0x1f,
  154. .flags = PFM_PMU_IRQ_RESEND,
  155. .ovfl_val = (1UL << 47) - 1,
  156. .pmd_desc = pfm_mck_pmd_desc,
  157. .pmc_desc = pfm_mck_pmc_desc,
  158. .num_ibrs = 8,
  159. .num_dbrs = 8,
  160. .use_rr_dbregs = 1 /* debug register are use for range restrictions */
  161. };