m32r_mp_fpga.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. #ifndef _ASM_M32R_M32R_MP_FPGA_
  2. #define _ASM_M32R_M32R_MP_FPGA_
  3. /*
  4. * Renesas M32R-MP-FPGA
  5. *
  6. * Copyright (c) 2002 Hitoshi Yamamoto
  7. * Copyright (c) 2003, 2004 Renesas Technology Corp.
  8. */
  9. /*
  10. * ========================================================
  11. * M32R-MP-FPGA Memory Map
  12. * ========================================================
  13. * 0x00000000 : Block#0 : 64[MB]
  14. * 0x03E00000 : SFR
  15. * 0x03E00000 : reserved
  16. * 0x03EF0000 : FPGA
  17. * 0x03EF1000 : reserved
  18. * 0x03EF4000 : CKM
  19. * 0x03EF4000 : BSELC
  20. * 0x03EF5000 : reserved
  21. * 0x03EFC000 : MFT
  22. * 0x03EFD000 : SIO
  23. * 0x03EFE000 : reserved
  24. * 0x03EFF000 : ICU
  25. * 0x03F00000 : Internal SRAM 64[KB]
  26. * 0x03F10000 : reserved
  27. * --------------------------------------------------------
  28. * 0x04000000 : Block#1 : 64[MB]
  29. * 0x04000000 : Debug board SRAM 4[MB]
  30. * 0x04400000 : reserved
  31. * --------------------------------------------------------
  32. * 0x08000000 : Block#2 : 64[MB]
  33. * --------------------------------------------------------
  34. * 0x0C000000 : Block#3 : 64[MB]
  35. * --------------------------------------------------------
  36. * 0x10000000 : Block#4 : 64[MB]
  37. * --------------------------------------------------------
  38. * 0x14000000 : Block#5 : 64[MB]
  39. * --------------------------------------------------------
  40. * 0x18000000 : Block#6 : 64[MB]
  41. * --------------------------------------------------------
  42. * 0x1C000000 : Block#7 : 64[MB]
  43. * --------------------------------------------------------
  44. * 0xFE000000 : TLB
  45. * 0xFE000000 : ITLB
  46. * 0xFE000080 : reserved
  47. * 0xFE000800 : DTLB
  48. * 0xFE000880 : reserved
  49. * --------------------------------------------------------
  50. * 0xFF000000 : System area
  51. * 0xFFFF0000 : MMU
  52. * 0xFFFF0030 : reserved
  53. * 0xFFFF8000 : Debug function
  54. * 0xFFFFA000 : reserved
  55. * 0xFFFFC000 : CPU control
  56. * 0xFFFFFFFF
  57. * ========================================================
  58. */
  59. /*======================================================================*
  60. * Special Function Register
  61. *======================================================================*/
  62. #define M32R_SFR_OFFSET (0x00E00000) /* 0x03E00000-0x03EFFFFF 1[MB] */
  63. /*
  64. * FPGA registers.
  65. */
  66. #define M32R_FPGA_TOP (0x000F0000+M32R_SFR_OFFSET)
  67. #define M32R_FPGA_NUM_OF_CPUS_PORTL (0x00+M32R_FPGA_TOP)
  68. #define M32R_FPGA_CPU_NAME0_PORTL (0x10+M32R_FPGA_TOP)
  69. #define M32R_FPGA_CPU_NAME1_PORTL (0x14+M32R_FPGA_TOP)
  70. #define M32R_FPGA_CPU_NAME2_PORTL (0x18+M32R_FPGA_TOP)
  71. #define M32R_FPGA_CPU_NAME3_PORTL (0x1C+M32R_FPGA_TOP)
  72. #define M32R_FPGA_MODEL_ID0_PORTL (0x20+M32R_FPGA_TOP)
  73. #define M32R_FPGA_MODEL_ID1_PORTL (0x24+M32R_FPGA_TOP)
  74. #define M32R_FPGA_MODEL_ID2_PORTL (0x28+M32R_FPGA_TOP)
  75. #define M32R_FPGA_MODEL_ID3_PORTL (0x2C+M32R_FPGA_TOP)
  76. #define M32R_FPGA_VERSION0_PORTL (0x30+M32R_FPGA_TOP)
  77. #define M32R_FPGA_VERSION1_PORTL (0x34+M32R_FPGA_TOP)
  78. /*
  79. * Clock and Power Manager registers.
  80. */
  81. #define M32R_CPM_OFFSET (0x000F4000+M32R_SFR_OFFSET)
  82. #define M32R_CPM_CPUCLKCR_PORTL (0x00+M32R_CPM_OFFSET)
  83. #define M32R_CPM_CLKMOD_PORTL (0x04+M32R_CPM_OFFSET)
  84. #define M32R_CPM_PLLCR_PORTL (0x08+M32R_CPM_OFFSET)
  85. /*
  86. * Block SELect Controller registers.
  87. */
  88. #define M32R_BSELC_OFFSET (0x000F5000+M32R_SFR_OFFSET)
  89. #define M32R_BSEL0_CR0_PORTL (0x000+M32R_BSELC_OFFSET)
  90. #define M32R_BSEL0_CR1_PORTL (0x004+M32R_BSELC_OFFSET)
  91. #define M32R_BSEL1_CR0_PORTL (0x100+M32R_BSELC_OFFSET)
  92. #define M32R_BSEL1_CR1_PORTL (0x104+M32R_BSELC_OFFSET)
  93. #define M32R_BSEL2_CR0_PORTL (0x200+M32R_BSELC_OFFSET)
  94. #define M32R_BSEL2_CR1_PORTL (0x204+M32R_BSELC_OFFSET)
  95. #define M32R_BSEL3_CR0_PORTL (0x300+M32R_BSELC_OFFSET)
  96. #define M32R_BSEL3_CR1_PORTL (0x304+M32R_BSELC_OFFSET)
  97. #define M32R_BSEL4_CR0_PORTL (0x400+M32R_BSELC_OFFSET)
  98. #define M32R_BSEL4_CR1_PORTL (0x404+M32R_BSELC_OFFSET)
  99. #define M32R_BSEL5_CR0_PORTL (0x500+M32R_BSELC_OFFSET)
  100. #define M32R_BSEL5_CR1_PORTL (0x504+M32R_BSELC_OFFSET)
  101. #define M32R_BSEL6_CR0_PORTL (0x600+M32R_BSELC_OFFSET)
  102. #define M32R_BSEL6_CR1_PORTL (0x604+M32R_BSELC_OFFSET)
  103. #define M32R_BSEL7_CR0_PORTL (0x700+M32R_BSELC_OFFSET)
  104. #define M32R_BSEL7_CR1_PORTL (0x704+M32R_BSELC_OFFSET)
  105. /*
  106. * Multi Function Timer registers.
  107. */
  108. #define M32R_MFT_OFFSET (0x000FC000+M32R_SFR_OFFSET)
  109. #define M32R_MFTCR_PORTL (0x000+M32R_MFT_OFFSET) /* MFT control */
  110. #define M32R_MFTRPR_PORTL (0x004+M32R_MFT_OFFSET) /* MFT real port */
  111. #define M32R_MFT0_OFFSET (0x100+M32R_MFT_OFFSET)
  112. #define M32R_MFT0MOD_PORTL (0x00+M32R_MFT0_OFFSET) /* MFT0 mode */
  113. #define M32R_MFT0BOS_PORTL (0x04+M32R_MFT0_OFFSET) /* MFT0 b-port output status */
  114. #define M32R_MFT0CUT_PORTL (0x08+M32R_MFT0_OFFSET) /* MFT0 count */
  115. #define M32R_MFT0RLD_PORTL (0x0C+M32R_MFT0_OFFSET) /* MFT0 reload */
  116. #define M32R_MFT0CMPRLD_PORTL (0x10+M32R_MFT0_OFFSET) /* MFT0 compare reload */
  117. #define M32R_MFT1_OFFSET (0x200+M32R_MFT_OFFSET)
  118. #define M32R_MFT1MOD_PORTL (0x00+M32R_MFT1_OFFSET) /* MFT1 mode */
  119. #define M32R_MFT1BOS_PORTL (0x04+M32R_MFT1_OFFSET) /* MFT1 b-port output status */
  120. #define M32R_MFT1CUT_PORTL (0x08+M32R_MFT1_OFFSET) /* MFT1 count */
  121. #define M32R_MFT1RLD_PORTL (0x0C+M32R_MFT1_OFFSET) /* MFT1 reload */
  122. #define M32R_MFT1CMPRLD_PORTL (0x10+M32R_MFT1_OFFSET) /* MFT1 compare reload */
  123. #define M32R_MFT2_OFFSET (0x300+M32R_MFT_OFFSET)
  124. #define M32R_MFT2MOD_PORTL (0x00+M32R_MFT2_OFFSET) /* MFT2 mode */
  125. #define M32R_MFT2BOS_PORTL (0x04+M32R_MFT2_OFFSET) /* MFT2 b-port output status */
  126. #define M32R_MFT2CUT_PORTL (0x08+M32R_MFT2_OFFSET) /* MFT2 count */
  127. #define M32R_MFT2RLD_PORTL (0x0C+M32R_MFT2_OFFSET) /* MFT2 reload */
  128. #define M32R_MFT2CMPRLD_PORTL (0x10+M32R_MFT2_OFFSET) /* MFT2 compare reload */
  129. #define M32R_MFT3_OFFSET (0x400+M32R_MFT_OFFSET)
  130. #define M32R_MFT3MOD_PORTL (0x00+M32R_MFT3_OFFSET) /* MFT3 mode */
  131. #define M32R_MFT3BOS_PORTL (0x04+M32R_MFT3_OFFSET) /* MFT3 b-port output status */
  132. #define M32R_MFT3CUT_PORTL (0x08+M32R_MFT3_OFFSET) /* MFT3 count */
  133. #define M32R_MFT3RLD_PORTL (0x0C+M32R_MFT3_OFFSET) /* MFT3 reload */
  134. #define M32R_MFT3CMPRLD_PORTL (0x10+M32R_MFT3_OFFSET) /* MFT3 compare reload */
  135. #define M32R_MFT4_OFFSET (0x500+M32R_MFT_OFFSET)
  136. #define M32R_MFT4MOD_PORTL (0x00+M32R_MFT4_OFFSET) /* MFT4 mode */
  137. #define M32R_MFT4BOS_PORTL (0x04+M32R_MFT4_OFFSET) /* MFT4 b-port output status */
  138. #define M32R_MFT4CUT_PORTL (0x08+M32R_MFT4_OFFSET) /* MFT4 count */
  139. #define M32R_MFT4RLD_PORTL (0x0C+M32R_MFT4_OFFSET) /* MFT4 reload */
  140. #define M32R_MFT4CMPRLD_PORTL (0x10+M32R_MFT4_OFFSET) /* MFT4 compare reload */
  141. #define M32R_MFT5_OFFSET (0x600+M32R_MFT_OFFSET)
  142. #define M32R_MFT5MOD_PORTL (0x00+M32R_MFT5_OFFSET) /* MFT4 mode */
  143. #define M32R_MFT5BOS_PORTL (0x04+M32R_MFT5_OFFSET) /* MFT4 b-port output status */
  144. #define M32R_MFT5CUT_PORTL (0x08+M32R_MFT5_OFFSET) /* MFT4 count */
  145. #define M32R_MFT5RLD_PORTL (0x0C+M32R_MFT5_OFFSET) /* MFT4 reload */
  146. #define M32R_MFT5CMPRLD_PORTL (0x10+M32R_MFT5_OFFSET) /* MFT4 compare reload */
  147. #define M32R_MFTCR_MFT0MSK (1UL<<15) /* b16 */
  148. #define M32R_MFTCR_MFT1MSK (1UL<<14) /* b17 */
  149. #define M32R_MFTCR_MFT2MSK (1UL<<13) /* b18 */
  150. #define M32R_MFTCR_MFT3MSK (1UL<<12) /* b19 */
  151. #define M32R_MFTCR_MFT4MSK (1UL<<11) /* b20 */
  152. #define M32R_MFTCR_MFT5MSK (1UL<<10) /* b21 */
  153. #define M32R_MFTCR_MFT0EN (1UL<<7) /* b24 */
  154. #define M32R_MFTCR_MFT1EN (1UL<<6) /* b25 */
  155. #define M32R_MFTCR_MFT2EN (1UL<<5) /* b26 */
  156. #define M32R_MFTCR_MFT3EN (1UL<<4) /* b27 */
  157. #define M32R_MFTCR_MFT4EN (1UL<<3) /* b28 */
  158. #define M32R_MFTCR_MFT5EN (1UL<<2) /* b29 */
  159. #define M32R_MFTMOD_CC_MASK (1UL<<15) /* b16 */
  160. #define M32R_MFTMOD_TCCR (1UL<<13) /* b18 */
  161. #define M32R_MFTMOD_GTSEL000 (0UL<<8) /* b21-23 : 000 */
  162. #define M32R_MFTMOD_GTSEL001 (1UL<<8) /* b21-23 : 001 */
  163. #define M32R_MFTMOD_GTSEL010 (2UL<<8) /* b21-23 : 010 */
  164. #define M32R_MFTMOD_GTSEL011 (3UL<<8) /* b21-23 : 011 */
  165. #define M32R_MFTMOD_GTSEL110 (6UL<<8) /* b21-23 : 110 */
  166. #define M32R_MFTMOD_GTSEL111 (7UL<<8) /* b21-23 : 111 */
  167. #define M32R_MFTMOD_CMSEL (1UL<<3) /* b28 */
  168. #define M32R_MFTMOD_CSSEL000 (0UL<<0) /* b29-b31 : 000 */
  169. #define M32R_MFTMOD_CSSEL001 (1UL<<0) /* b29-b31 : 001 */
  170. #define M32R_MFTMOD_CSSEL010 (2UL<<0) /* b29-b31 : 010 */
  171. #define M32R_MFTMOD_CSSEL011 (3UL<<0) /* b29-b31 : 011 */
  172. #define M32R_MFTMOD_CSSEL100 (4UL<<0) /* b29-b31 : 100 */
  173. #define M32R_MFTMOD_CSSEL110 (6UL<<0) /* b29-b31 : 110 */
  174. /*
  175. * Serial I/O registers.
  176. */
  177. #define M32R_SIO_OFFSET (0x000FD000+M32R_SFR_OFFSET)
  178. #define M32R_SIO0_CR_PORTL (0x000+M32R_SIO_OFFSET)
  179. #define M32R_SIO0_MOD0_PORTL (0x004+M32R_SIO_OFFSET)
  180. #define M32R_SIO0_MOD1_PORTL (0x008+M32R_SIO_OFFSET)
  181. #define M32R_SIO0_STS_PORTL (0x00C+M32R_SIO_OFFSET)
  182. #define M32R_SIO0_TRCR_PORTL (0x010+M32R_SIO_OFFSET)
  183. #define M32R_SIO0_BAUR_PORTL (0x014+M32R_SIO_OFFSET)
  184. #define M32R_SIO0_RBAUR_PORTL (0x018+M32R_SIO_OFFSET)
  185. #define M32R_SIO0_TXB_PORTL (0x01C+M32R_SIO_OFFSET)
  186. #define M32R_SIO0_RXB_PORTL (0x020+M32R_SIO_OFFSET)
  187. /*
  188. * Interrupt Control Unit registers.
  189. */
  190. #define M32R_ICU_OFFSET (0x000FF000+M32R_SFR_OFFSET)
  191. #define M32R_ICU_ISTS_PORTL (0x004+M32R_ICU_OFFSET)
  192. #define M32R_ICU_IREQ0_PORTL (0x008+M32R_ICU_OFFSET)
  193. #define M32R_ICU_IREQ1_PORTL (0x00C+M32R_ICU_OFFSET)
  194. #define M32R_ICU_SBICR_PORTL (0x018+M32R_ICU_OFFSET)
  195. #define M32R_ICU_IMASK_PORTL (0x01C+M32R_ICU_OFFSET)
  196. #define M32R_ICU_CR1_PORTL (0x200+M32R_ICU_OFFSET) /* INT0 */
  197. #define M32R_ICU_CR2_PORTL (0x204+M32R_ICU_OFFSET) /* INT1 */
  198. #define M32R_ICU_CR3_PORTL (0x208+M32R_ICU_OFFSET) /* INT2 */
  199. #define M32R_ICU_CR4_PORTL (0x20C+M32R_ICU_OFFSET) /* INT3 */
  200. #define M32R_ICU_CR5_PORTL (0x210+M32R_ICU_OFFSET) /* INT4 */
  201. #define M32R_ICU_CR6_PORTL (0x214+M32R_ICU_OFFSET) /* INT5 */
  202. #define M32R_ICU_CR7_PORTL (0x218+M32R_ICU_OFFSET) /* INT6 */
  203. #define M32R_ICU_CR8_PORTL (0x218+M32R_ICU_OFFSET) /* INT7 */
  204. #define M32R_ICU_CR32_PORTL (0x27C+M32R_ICU_OFFSET) /* SIO0 RX */
  205. #define M32R_ICU_CR33_PORTL (0x280+M32R_ICU_OFFSET) /* SIO0 TX */
  206. #define M32R_ICU_CR40_PORTL (0x29C+M32R_ICU_OFFSET) /* DMAC0 */
  207. #define M32R_ICU_CR41_PORTL (0x2A0+M32R_ICU_OFFSET) /* DMAC1 */
  208. #define M32R_ICU_CR48_PORTL (0x2BC+M32R_ICU_OFFSET) /* MFT0 */
  209. #define M32R_ICU_CR49_PORTL (0x2C0+M32R_ICU_OFFSET) /* MFT1 */
  210. #define M32R_ICU_CR50_PORTL (0x2C4+M32R_ICU_OFFSET) /* MFT2 */
  211. #define M32R_ICU_CR51_PORTL (0x2C8+M32R_ICU_OFFSET) /* MFT3 */
  212. #define M32R_ICU_CR52_PORTL (0x2CC+M32R_ICU_OFFSET) /* MFT4 */
  213. #define M32R_ICU_CR53_PORTL (0x2D0+M32R_ICU_OFFSET) /* MFT5 */
  214. #define M32R_ICU_IPICR0_PORTL (0x2DC+M32R_ICU_OFFSET) /* IPI0 */
  215. #define M32R_ICU_IPICR1_PORTL (0x2E0+M32R_ICU_OFFSET) /* IPI1 */
  216. #define M32R_ICU_IPICR2_PORTL (0x2E4+M32R_ICU_OFFSET) /* IPI2 */
  217. #define M32R_ICU_IPICR3_PORTL (0x2E8+M32R_ICU_OFFSET) /* IPI3 */
  218. #define M32R_ICU_IPICR4_PORTL (0x2EC+M32R_ICU_OFFSET) /* IPI4 */
  219. #define M32R_ICU_IPICR5_PORTL (0x2F0+M32R_ICU_OFFSET) /* IPI5 */
  220. #define M32R_ICU_IPICR6_PORTL (0x2F4+M32R_ICU_OFFSET) /* IPI6 */
  221. #define M32R_ICU_IPICR7_PORTL (0x2FC+M32R_ICU_OFFSET) /* IPI7 */
  222. #define M32R_ICUISTS_VECB(val) ((val>>28) & 0xF)
  223. #define M32R_ICUISTS_ISN(val) ((val>>22) & 0x3F)
  224. #define M32R_ICUISTS_PIML(val) ((val>>16) & 0x7)
  225. #define M32R_ICUIMASK_IMSK0 (0UL<<16) /* b13-b15: Disable interrupt */
  226. #define M32R_ICUIMASK_IMSK1 (1UL<<16) /* b13-b15: Enable level 0 interrupt */
  227. #define M32R_ICUIMASK_IMSK2 (2UL<<16) /* b13-b15: Enable level 0,1 interrupt */
  228. #define M32R_ICUIMASK_IMSK3 (3UL<<16) /* b13-b15: Enable level 0-2 interrupt */
  229. #define M32R_ICUIMASK_IMSK4 (4UL<<16) /* b13-b15: Enable level 0-3 interrupt */
  230. #define M32R_ICUIMASK_IMSK5 (5UL<<16) /* b13-b15: Enable level 0-4 interrupt */
  231. #define M32R_ICUIMASK_IMSK6 (6UL<<16) /* b13-b15: Enable level 0-5 interrupt */
  232. #define M32R_ICUIMASK_IMSK7 (7UL<<16) /* b13-b15: Enable level 0-6 interrupt */
  233. #define M32R_ICUCR_IEN (1UL<<12) /* b19: Interrupt enable */
  234. #define M32R_ICUCR_IRQ (1UL<<8) /* b23: Interrupt request */
  235. #define M32R_ICUCR_ISMOD00 (0UL<<4) /* b26-b27: Interrupt sense mode Edge HtoL */
  236. #define M32R_ICUCR_ISMOD01 (1UL<<4) /* b26-b27: Interrupt sense mode Level L */
  237. #define M32R_ICUCR_ISMOD10 (2UL<<4) /* b26-b27: Interrupt sense mode Edge LtoH*/
  238. #define M32R_ICUCR_ISMOD11 (3UL<<4) /* b26-b27: Interrupt sense mode Level H */
  239. #define M32R_ICUCR_ILEVEL0 (0UL<<0) /* b29-b31: Interrupt priority level 0 */
  240. #define M32R_ICUCR_ILEVEL1 (1UL<<0) /* b29-b31: Interrupt priority level 1 */
  241. #define M32R_ICUCR_ILEVEL2 (2UL<<0) /* b29-b31: Interrupt priority level 2 */
  242. #define M32R_ICUCR_ILEVEL3 (3UL<<0) /* b29-b31: Interrupt priority level 3 */
  243. #define M32R_ICUCR_ILEVEL4 (4UL<<0) /* b29-b31: Interrupt priority level 4 */
  244. #define M32R_ICUCR_ILEVEL5 (5UL<<0) /* b29-b31: Interrupt priority level 5 */
  245. #define M32R_ICUCR_ILEVEL6 (6UL<<0) /* b29-b31: Interrupt priority level 6 */
  246. #define M32R_ICUCR_ILEVEL7 (7UL<<0) /* b29-b31: Disable interrupt */
  247. #define M32R_ICUCR_ILEVEL_MASK (7UL)
  248. #define M32R_IRQ_INT0 (1) /* INT0 */
  249. #define M32R_IRQ_INT1 (2) /* INT1 */
  250. #define M32R_IRQ_INT2 (3) /* INT2 */
  251. #define M32R_IRQ_INT3 (4) /* INT3 */
  252. #define M32R_IRQ_INT4 (5) /* INT4 */
  253. #define M32R_IRQ_INT5 (6) /* INT5 */
  254. #define M32R_IRQ_INT6 (7) /* INT6 */
  255. #define M32R_IRQ_INT7 (8) /* INT7 */
  256. #define M32R_IRQ_MFT0 (16) /* MFT0 */
  257. #define M32R_IRQ_MFT1 (17) /* MFT1 */
  258. #define M32R_IRQ_MFT2 (18) /* MFT2 */
  259. #define M32R_IRQ_MFT3 (19) /* MFT3 */
  260. #define M32R_IRQ_MFT4 (20) /* MFT4 */
  261. #define M32R_IRQ_MFT5 (21) /* MFT5 */
  262. #define M32R_IRQ_DMAC0 (32) /* DMAC0 */
  263. #define M32R_IRQ_DMAC1 (33) /* DMAC1 */
  264. #define M32R_IRQ_SIO0_R (48) /* SIO0 receive */
  265. #define M32R_IRQ_SIO0_S (49) /* SIO0 send */
  266. #define M32R_IRQ_SIO1_R (50) /* SIO1 send */
  267. #define M32R_IRQ_SIO1_S (51) /* SIO1 receive */
  268. #define M32R_IRQ_IPI0 (56) /* IPI0 */
  269. #define M32R_IRQ_IPI1 (57) /* IPI1 */
  270. #define M32R_IRQ_IPI2 (58) /* IPI2 */
  271. #define M32R_IRQ_IPI3 (59) /* IPI3 */
  272. #define M32R_IRQ_IPI4 (60) /* IPI4 */
  273. #define M32R_IRQ_IPI5 (61) /* IPI5 */
  274. #define M32R_IRQ_IPI6 (62) /* IPI6 */
  275. #define M32R_IRQ_IPI7 (63) /* IPI7 */
  276. /*======================================================================*
  277. * CPU
  278. *======================================================================*/
  279. #define M32R_CPUID_PORTL (0xFFFFFFE0)
  280. #define M32R_MCICAR_PORTL (0xFFFFFFF0)
  281. #define M32R_MCDCAR_PORTL (0xFFFFFFF4)
  282. #define M32R_MCCR_PORTL (0xFFFFFFFC)
  283. #endif /* _ASM_M32R_M32R_MP_FPGA_ */