m528x.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. /***************************************************************************/
  2. /*
  3. * m528x.c -- platform support for ColdFire 528x based boards
  4. *
  5. * Sub-architcture dependent initialization code for the Freescale
  6. * 5280, 5281 and 5282 CPUs.
  7. *
  8. * Copyright (C) 1999-2003, Greg Ungerer (gerg@snapgear.com)
  9. * Copyright (C) 2001-2003, SnapGear Inc. (www.snapgear.com)
  10. */
  11. /***************************************************************************/
  12. #include <linux/kernel.h>
  13. #include <linux/param.h>
  14. #include <linux/init.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/io.h>
  17. #include <asm/machdep.h>
  18. #include <asm/coldfire.h>
  19. #include <asm/mcfsim.h>
  20. #include <asm/mcfuart.h>
  21. #include <asm/mcfclk.h>
  22. /***************************************************************************/
  23. DEFINE_CLK(pll, "pll.0", MCF_CLK);
  24. DEFINE_CLK(sys, "sys.0", MCF_BUSCLK);
  25. DEFINE_CLK(mcfpit0, "mcfpit.0", MCF_CLK);
  26. DEFINE_CLK(mcfpit1, "mcfpit.1", MCF_CLK);
  27. DEFINE_CLK(mcfpit2, "mcfpit.2", MCF_CLK);
  28. DEFINE_CLK(mcfpit3, "mcfpit.3", MCF_CLK);
  29. DEFINE_CLK(mcfuart0, "mcfuart.0", MCF_BUSCLK);
  30. DEFINE_CLK(mcfuart1, "mcfuart.1", MCF_BUSCLK);
  31. DEFINE_CLK(mcfuart2, "mcfuart.2", MCF_BUSCLK);
  32. DEFINE_CLK(mcfqspi0, "mcfqspi.0", MCF_BUSCLK);
  33. DEFINE_CLK(fec0, "fec.0", MCF_BUSCLK);
  34. struct clk *mcf_clks[] = {
  35. &clk_pll,
  36. &clk_sys,
  37. &clk_mcfpit0,
  38. &clk_mcfpit1,
  39. &clk_mcfpit2,
  40. &clk_mcfpit3,
  41. &clk_mcfuart0,
  42. &clk_mcfuart1,
  43. &clk_mcfuart2,
  44. &clk_mcfqspi0,
  45. &clk_fec0,
  46. NULL
  47. };
  48. /***************************************************************************/
  49. static void __init m528x_qspi_init(void)
  50. {
  51. #if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
  52. /* setup Port QS for QSPI with gpio CS control */
  53. __raw_writeb(0x07, MCFGPIO_PQSPAR);
  54. #endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
  55. }
  56. /***************************************************************************/
  57. static void __init m528x_uarts_init(void)
  58. {
  59. u8 port;
  60. /* make sure PUAPAR is set for UART0 and UART1 */
  61. port = readb(MCFGPIO_PUAPAR);
  62. port |= 0x03 | (0x03 << 2);
  63. writeb(port, MCFGPIO_PUAPAR);
  64. }
  65. /***************************************************************************/
  66. static void __init m528x_fec_init(void)
  67. {
  68. u16 v16;
  69. /* Set multi-function pins to ethernet mode for fec0 */
  70. v16 = readw(MCFGPIO_PASPAR);
  71. writew(v16 | 0xf00, MCFGPIO_PASPAR);
  72. writeb(0xc0, MCFGPIO_PEHLPAR);
  73. }
  74. /***************************************************************************/
  75. #ifdef CONFIG_WILDFIRE
  76. void wildfire_halt(void)
  77. {
  78. writeb(0, 0x30000007);
  79. writeb(0x2, 0x30000007);
  80. }
  81. #endif
  82. #ifdef CONFIG_WILDFIREMOD
  83. void wildfiremod_halt(void)
  84. {
  85. printk(KERN_INFO "WildFireMod hibernating...\n");
  86. /* Set portE.5 to Digital IO */
  87. MCF5282_GPIO_PEPAR &= ~(1 << (5 * 2));
  88. /* Make portE.5 an output */
  89. MCF5282_GPIO_DDRE |= (1 << 5);
  90. /* Now toggle portE.5 from low to high */
  91. MCF5282_GPIO_PORTE &= ~(1 << 5);
  92. MCF5282_GPIO_PORTE |= (1 << 5);
  93. printk(KERN_EMERG "Failed to hibernate. Halting!\n");
  94. }
  95. #endif
  96. void __init config_BSP(char *commandp, int size)
  97. {
  98. #ifdef CONFIG_WILDFIRE
  99. mach_halt = wildfire_halt;
  100. #endif
  101. #ifdef CONFIG_WILDFIREMOD
  102. mach_halt = wildfiremod_halt;
  103. #endif
  104. mach_sched_init = hw_timer_init;
  105. m528x_uarts_init();
  106. m528x_fec_init();
  107. m528x_qspi_init();
  108. }
  109. /***************************************************************************/