pci-common.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mm.h>
  24. #include <linux/list.h>
  25. #include <linux/syscalls.h>
  26. #include <linux/irq.h>
  27. #include <linux/vmalloc.h>
  28. #include <linux/slab.h>
  29. #include <linux/of.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_irq.h>
  32. #include <linux/of_pci.h>
  33. #include <linux/export.h>
  34. #include <asm/processor.h>
  35. #include <linux/io.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/byteorder.h>
  38. static DEFINE_SPINLOCK(hose_spinlock);
  39. LIST_HEAD(hose_list);
  40. /* XXX kill that some day ... */
  41. static int global_phb_number; /* Global phb counter */
  42. /* ISA Memory physical address */
  43. resource_size_t isa_mem_base;
  44. unsigned long isa_io_base;
  45. static int pci_bus_count;
  46. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  47. {
  48. struct pci_controller *phb;
  49. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  50. if (!phb)
  51. return NULL;
  52. spin_lock(&hose_spinlock);
  53. phb->global_number = global_phb_number++;
  54. list_add_tail(&phb->list_node, &hose_list);
  55. spin_unlock(&hose_spinlock);
  56. phb->dn = dev;
  57. phb->is_dynamic = mem_init_done;
  58. return phb;
  59. }
  60. void pcibios_free_controller(struct pci_controller *phb)
  61. {
  62. spin_lock(&hose_spinlock);
  63. list_del(&phb->list_node);
  64. spin_unlock(&hose_spinlock);
  65. if (phb->is_dynamic)
  66. kfree(phb);
  67. }
  68. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  69. {
  70. return resource_size(&hose->io_resource);
  71. }
  72. int pcibios_vaddr_is_ioport(void __iomem *address)
  73. {
  74. int ret = 0;
  75. struct pci_controller *hose;
  76. resource_size_t size;
  77. spin_lock(&hose_spinlock);
  78. list_for_each_entry(hose, &hose_list, list_node) {
  79. size = pcibios_io_size(hose);
  80. if (address >= hose->io_base_virt &&
  81. address < (hose->io_base_virt + size)) {
  82. ret = 1;
  83. break;
  84. }
  85. }
  86. spin_unlock(&hose_spinlock);
  87. return ret;
  88. }
  89. unsigned long pci_address_to_pio(phys_addr_t address)
  90. {
  91. struct pci_controller *hose;
  92. resource_size_t size;
  93. unsigned long ret = ~0;
  94. spin_lock(&hose_spinlock);
  95. list_for_each_entry(hose, &hose_list, list_node) {
  96. size = pcibios_io_size(hose);
  97. if (address >= hose->io_base_phys &&
  98. address < (hose->io_base_phys + size)) {
  99. unsigned long base =
  100. (unsigned long)hose->io_base_virt - _IO_BASE;
  101. ret = base + (address - hose->io_base_phys);
  102. break;
  103. }
  104. }
  105. spin_unlock(&hose_spinlock);
  106. return ret;
  107. }
  108. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  109. /*
  110. * Return the domain number for this bus.
  111. */
  112. int pci_domain_nr(struct pci_bus *bus)
  113. {
  114. struct pci_controller *hose = pci_bus_to_host(bus);
  115. return hose->global_number;
  116. }
  117. EXPORT_SYMBOL(pci_domain_nr);
  118. /* This routine is meant to be used early during boot, when the
  119. * PCI bus numbers have not yet been assigned, and you need to
  120. * issue PCI config cycles to an OF device.
  121. * It could also be used to "fix" RTAS config cycles if you want
  122. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  123. * config cycles.
  124. */
  125. struct pci_controller *pci_find_hose_for_OF_device(struct device_node *node)
  126. {
  127. while (node) {
  128. struct pci_controller *hose, *tmp;
  129. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  130. if (hose->dn == node)
  131. return hose;
  132. node = node->parent;
  133. }
  134. return NULL;
  135. }
  136. void pcibios_set_master(struct pci_dev *dev)
  137. {
  138. /* No special bus mastering setup handling */
  139. }
  140. /*
  141. * Platform support for /proc/bus/pci/X/Y mmap()s,
  142. * modelled on the sparc64 implementation by Dave Miller.
  143. * -- paulus.
  144. */
  145. /*
  146. * Adjust vm_pgoff of VMA such that it is the physical page offset
  147. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  148. *
  149. * Basically, the user finds the base address for his device which he wishes
  150. * to mmap. They read the 32-bit value from the config space base register,
  151. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  152. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  153. *
  154. * Returns negative error code on failure, zero on success.
  155. */
  156. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  157. resource_size_t *offset,
  158. enum pci_mmap_state mmap_state)
  159. {
  160. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  161. unsigned long io_offset = 0;
  162. int i, res_bit;
  163. if (!hose)
  164. return NULL; /* should never happen */
  165. /* If memory, add on the PCI bridge address offset */
  166. if (mmap_state == pci_mmap_mem) {
  167. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  168. *offset += hose->pci_mem_offset;
  169. #endif
  170. res_bit = IORESOURCE_MEM;
  171. } else {
  172. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  173. *offset += io_offset;
  174. res_bit = IORESOURCE_IO;
  175. }
  176. /*
  177. * Check that the offset requested corresponds to one of the
  178. * resources of the device.
  179. */
  180. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  181. struct resource *rp = &dev->resource[i];
  182. int flags = rp->flags;
  183. /* treat ROM as memory (should be already) */
  184. if (i == PCI_ROM_RESOURCE)
  185. flags |= IORESOURCE_MEM;
  186. /* Active and same type? */
  187. if ((flags & res_bit) == 0)
  188. continue;
  189. /* In the range of this resource? */
  190. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  191. continue;
  192. /* found it! construct the final physical address */
  193. if (mmap_state == pci_mmap_io)
  194. *offset += hose->io_base_phys - io_offset;
  195. return rp;
  196. }
  197. return NULL;
  198. }
  199. /*
  200. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  201. * device mapping.
  202. */
  203. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  204. pgprot_t protection,
  205. enum pci_mmap_state mmap_state,
  206. int write_combine)
  207. {
  208. pgprot_t prot = protection;
  209. /* Write combine is always 0 on non-memory space mappings. On
  210. * memory space, if the user didn't pass 1, we check for a
  211. * "prefetchable" resource. This is a bit hackish, but we use
  212. * this to workaround the inability of /sysfs to provide a write
  213. * combine bit
  214. */
  215. if (mmap_state != pci_mmap_mem)
  216. write_combine = 0;
  217. else if (write_combine == 0) {
  218. if (rp->flags & IORESOURCE_PREFETCH)
  219. write_combine = 1;
  220. }
  221. return pgprot_noncached(prot);
  222. }
  223. /*
  224. * This one is used by /dev/mem and fbdev who have no clue about the
  225. * PCI device, it tries to find the PCI device first and calls the
  226. * above routine
  227. */
  228. pgprot_t pci_phys_mem_access_prot(struct file *file,
  229. unsigned long pfn,
  230. unsigned long size,
  231. pgprot_t prot)
  232. {
  233. struct pci_dev *pdev = NULL;
  234. struct resource *found = NULL;
  235. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  236. int i;
  237. if (page_is_ram(pfn))
  238. return prot;
  239. prot = pgprot_noncached(prot);
  240. for_each_pci_dev(pdev) {
  241. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  242. struct resource *rp = &pdev->resource[i];
  243. int flags = rp->flags;
  244. /* Active and same type? */
  245. if ((flags & IORESOURCE_MEM) == 0)
  246. continue;
  247. /* In the range of this resource? */
  248. if (offset < (rp->start & PAGE_MASK) ||
  249. offset > rp->end)
  250. continue;
  251. found = rp;
  252. break;
  253. }
  254. if (found)
  255. break;
  256. }
  257. if (found) {
  258. if (found->flags & IORESOURCE_PREFETCH)
  259. prot = pgprot_noncached_wc(prot);
  260. pci_dev_put(pdev);
  261. }
  262. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  263. (unsigned long long)offset, pgprot_val(prot));
  264. return prot;
  265. }
  266. /*
  267. * Perform the actual remap of the pages for a PCI device mapping, as
  268. * appropriate for this architecture. The region in the process to map
  269. * is described by vm_start and vm_end members of VMA, the base physical
  270. * address is found in vm_pgoff.
  271. * The pci device structure is provided so that architectures may make mapping
  272. * decisions on a per-device or per-bus basis.
  273. *
  274. * Returns a negative error code on failure, zero on success.
  275. */
  276. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  277. enum pci_mmap_state mmap_state, int write_combine)
  278. {
  279. resource_size_t offset =
  280. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  281. struct resource *rp;
  282. int ret;
  283. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  284. if (rp == NULL)
  285. return -EINVAL;
  286. vma->vm_pgoff = offset >> PAGE_SHIFT;
  287. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  288. vma->vm_page_prot,
  289. mmap_state, write_combine);
  290. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  291. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  292. return ret;
  293. }
  294. /* This provides legacy IO read access on a bus */
  295. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  296. {
  297. unsigned long offset;
  298. struct pci_controller *hose = pci_bus_to_host(bus);
  299. struct resource *rp = &hose->io_resource;
  300. void __iomem *addr;
  301. /* Check if port can be supported by that bus. We only check
  302. * the ranges of the PHB though, not the bus itself as the rules
  303. * for forwarding legacy cycles down bridges are not our problem
  304. * here. So if the host bridge supports it, we do it.
  305. */
  306. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  307. offset += port;
  308. if (!(rp->flags & IORESOURCE_IO))
  309. return -ENXIO;
  310. if (offset < rp->start || (offset + size) > rp->end)
  311. return -ENXIO;
  312. addr = hose->io_base_virt + port;
  313. switch (size) {
  314. case 1:
  315. *((u8 *)val) = in_8(addr);
  316. return 1;
  317. case 2:
  318. if (port & 1)
  319. return -EINVAL;
  320. *((u16 *)val) = in_le16(addr);
  321. return 2;
  322. case 4:
  323. if (port & 3)
  324. return -EINVAL;
  325. *((u32 *)val) = in_le32(addr);
  326. return 4;
  327. }
  328. return -EINVAL;
  329. }
  330. /* This provides legacy IO write access on a bus */
  331. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  332. {
  333. unsigned long offset;
  334. struct pci_controller *hose = pci_bus_to_host(bus);
  335. struct resource *rp = &hose->io_resource;
  336. void __iomem *addr;
  337. /* Check if port can be supported by that bus. We only check
  338. * the ranges of the PHB though, not the bus itself as the rules
  339. * for forwarding legacy cycles down bridges are not our problem
  340. * here. So if the host bridge supports it, we do it.
  341. */
  342. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  343. offset += port;
  344. if (!(rp->flags & IORESOURCE_IO))
  345. return -ENXIO;
  346. if (offset < rp->start || (offset + size) > rp->end)
  347. return -ENXIO;
  348. addr = hose->io_base_virt + port;
  349. /* WARNING: The generic code is idiotic. It gets passed a pointer
  350. * to what can be a 1, 2 or 4 byte quantity and always reads that
  351. * as a u32, which means that we have to correct the location of
  352. * the data read within those 32 bits for size 1 and 2
  353. */
  354. switch (size) {
  355. case 1:
  356. out_8(addr, val >> 24);
  357. return 1;
  358. case 2:
  359. if (port & 1)
  360. return -EINVAL;
  361. out_le16(addr, val >> 16);
  362. return 2;
  363. case 4:
  364. if (port & 3)
  365. return -EINVAL;
  366. out_le32(addr, val);
  367. return 4;
  368. }
  369. return -EINVAL;
  370. }
  371. /* This provides legacy IO or memory mmap access on a bus */
  372. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  373. struct vm_area_struct *vma,
  374. enum pci_mmap_state mmap_state)
  375. {
  376. struct pci_controller *hose = pci_bus_to_host(bus);
  377. resource_size_t offset =
  378. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  379. resource_size_t size = vma->vm_end - vma->vm_start;
  380. struct resource *rp;
  381. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  382. pci_domain_nr(bus), bus->number,
  383. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  384. (unsigned long long)offset,
  385. (unsigned long long)(offset + size - 1));
  386. if (mmap_state == pci_mmap_mem) {
  387. /* Hack alert !
  388. *
  389. * Because X is lame and can fail starting if it gets an error
  390. * trying to mmap legacy_mem (instead of just moving on without
  391. * legacy memory access) we fake it here by giving it anonymous
  392. * memory, effectively behaving just like /dev/zero
  393. */
  394. if ((offset + size) > hose->isa_mem_size) {
  395. #ifdef CONFIG_MMU
  396. pr_debug("Process %s (pid:%d) mapped non-existing PCI",
  397. current->comm, current->pid);
  398. pr_debug("legacy memory for 0%04x:%02x\n",
  399. pci_domain_nr(bus), bus->number);
  400. #endif
  401. if (vma->vm_flags & VM_SHARED)
  402. return shmem_zero_setup(vma);
  403. return 0;
  404. }
  405. offset += hose->isa_mem_phys;
  406. } else {
  407. unsigned long io_offset = (unsigned long)hose->io_base_virt -
  408. _IO_BASE;
  409. unsigned long roffset = offset + io_offset;
  410. rp = &hose->io_resource;
  411. if (!(rp->flags & IORESOURCE_IO))
  412. return -ENXIO;
  413. if (roffset < rp->start || (roffset + size) > rp->end)
  414. return -ENXIO;
  415. offset += hose->io_base_phys;
  416. }
  417. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  418. vma->vm_pgoff = offset >> PAGE_SHIFT;
  419. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  420. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  421. vma->vm_end - vma->vm_start,
  422. vma->vm_page_prot);
  423. }
  424. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  425. const struct resource *rsrc,
  426. resource_size_t *start, resource_size_t *end)
  427. {
  428. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  429. resource_size_t offset = 0;
  430. if (hose == NULL)
  431. return;
  432. if (rsrc->flags & IORESOURCE_IO)
  433. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  434. /* We pass a fully fixed up address to userland for MMIO instead of
  435. * a BAR value because X is lame and expects to be able to use that
  436. * to pass to /dev/mem !
  437. *
  438. * That means that we'll have potentially 64 bits values where some
  439. * userland apps only expect 32 (like X itself since it thinks only
  440. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  441. * 32 bits CHRPs :-(
  442. *
  443. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  444. * has been fixed (and the fix spread enough), we can re-enable the
  445. * 2 lines below and pass down a BAR value to userland. In that case
  446. * we'll also have to re-enable the matching code in
  447. * __pci_mmap_make_offset().
  448. *
  449. * BenH.
  450. */
  451. #if 0
  452. else if (rsrc->flags & IORESOURCE_MEM)
  453. offset = hose->pci_mem_offset;
  454. #endif
  455. *start = rsrc->start - offset;
  456. *end = rsrc->end - offset;
  457. }
  458. /**
  459. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  460. * @hose: newly allocated pci_controller to be setup
  461. * @dev: device node of the host bridge
  462. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  463. *
  464. * This function will parse the "ranges" property of a PCI host bridge device
  465. * node and setup the resource mapping of a pci controller based on its
  466. * content.
  467. *
  468. * Life would be boring if it wasn't for a few issues that we have to deal
  469. * with here:
  470. *
  471. * - We can only cope with one IO space range and up to 3 Memory space
  472. * ranges. However, some machines (thanks Apple !) tend to split their
  473. * space into lots of small contiguous ranges. So we have to coalesce.
  474. *
  475. * - We can only cope with all memory ranges having the same offset
  476. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  477. * are setup for a large 1:1 mapping along with a small "window" which
  478. * maps PCI address 0 to some arbitrary high address of the CPU space in
  479. * order to give access to the ISA memory hole.
  480. * The way out of here that I've chosen for now is to always set the
  481. * offset based on the first resource found, then override it if we
  482. * have a different offset and the previous was set by an ISA hole.
  483. *
  484. * - Some busses have IO space not starting at 0, which causes trouble with
  485. * the way we do our IO resource renumbering. The code somewhat deals with
  486. * it for 64 bits but I would expect problems on 32 bits.
  487. *
  488. * - Some 32 bits platforms such as 4xx can have physical space larger than
  489. * 32 bits so we need to use 64 bits values for the parsing
  490. */
  491. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  492. struct device_node *dev, int primary)
  493. {
  494. int memno = 0, isa_hole = -1;
  495. unsigned long long isa_mb = 0;
  496. struct resource *res;
  497. struct of_pci_range range;
  498. struct of_pci_range_parser parser;
  499. pr_info("PCI host bridge %s %s ranges:\n",
  500. dev->full_name, primary ? "(primary)" : "");
  501. /* Check for ranges property */
  502. if (of_pci_range_parser_init(&parser, dev))
  503. return;
  504. pr_debug("Parsing ranges property...\n");
  505. for_each_of_pci_range(&parser, &range) {
  506. /* Read next ranges element */
  507. pr_debug("pci_space: 0x%08x pci_addr:0x%016llx ",
  508. range.pci_space, range.pci_addr);
  509. pr_debug("cpu_addr:0x%016llx size:0x%016llx\n",
  510. range.cpu_addr, range.size);
  511. /* If we failed translation or got a zero-sized region
  512. * (some FW try to feed us with non sensical zero sized regions
  513. * such as power3 which look like some kind of attempt
  514. * at exposing the VGA memory hole)
  515. */
  516. if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
  517. continue;
  518. /* Act based on address space type */
  519. res = NULL;
  520. switch (range.flags & IORESOURCE_TYPE_BITS) {
  521. case IORESOURCE_IO:
  522. pr_info(" IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  523. range.cpu_addr, range.cpu_addr + range.size - 1,
  524. range.pci_addr);
  525. /* We support only one IO range */
  526. if (hose->pci_io_size) {
  527. pr_info(" \\--> Skipped (too many) !\n");
  528. continue;
  529. }
  530. /* On 32 bits, limit I/O space to 16MB */
  531. if (range.size > 0x01000000)
  532. range.size = 0x01000000;
  533. /* 32 bits needs to map IOs here */
  534. hose->io_base_virt = ioremap(range.cpu_addr,
  535. range.size);
  536. /* Expect trouble if pci_addr is not 0 */
  537. if (primary)
  538. isa_io_base =
  539. (unsigned long)hose->io_base_virt;
  540. /* pci_io_size and io_base_phys always represent IO
  541. * space starting at 0 so we factor in pci_addr
  542. */
  543. hose->pci_io_size = range.pci_addr + range.size;
  544. hose->io_base_phys = range.cpu_addr - range.pci_addr;
  545. /* Build resource */
  546. res = &hose->io_resource;
  547. range.cpu_addr = range.pci_addr;
  548. break;
  549. case IORESOURCE_MEM:
  550. pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  551. range.cpu_addr, range.cpu_addr + range.size - 1,
  552. range.pci_addr,
  553. (range.pci_space & 0x40000000) ?
  554. "Prefetch" : "");
  555. /* We support only 3 memory ranges */
  556. if (memno >= 3) {
  557. pr_info(" \\--> Skipped (too many) !\n");
  558. continue;
  559. }
  560. /* Handles ISA memory hole space here */
  561. if (range.pci_addr == 0) {
  562. isa_mb = range.cpu_addr;
  563. isa_hole = memno;
  564. if (primary || isa_mem_base == 0)
  565. isa_mem_base = range.cpu_addr;
  566. hose->isa_mem_phys = range.cpu_addr;
  567. hose->isa_mem_size = range.size;
  568. }
  569. /* We get the PCI/Mem offset from the first range or
  570. * the, current one if the offset came from an ISA
  571. * hole. If they don't match, bugger.
  572. */
  573. if (memno == 0 ||
  574. (isa_hole >= 0 && range.pci_addr != 0 &&
  575. hose->pci_mem_offset == isa_mb))
  576. hose->pci_mem_offset = range.cpu_addr -
  577. range.pci_addr;
  578. else if (range.pci_addr != 0 &&
  579. hose->pci_mem_offset != range.cpu_addr -
  580. range.pci_addr) {
  581. pr_info(" \\--> Skipped (offset mismatch) !\n");
  582. continue;
  583. }
  584. /* Build resource */
  585. res = &hose->mem_resources[memno++];
  586. break;
  587. }
  588. if (res != NULL) {
  589. res->name = dev->full_name;
  590. res->flags = range.flags;
  591. res->start = range.cpu_addr;
  592. res->end = range.cpu_addr + range.size - 1;
  593. res->parent = res->child = res->sibling = NULL;
  594. }
  595. }
  596. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  597. * the ISA hole offset, then we need to remove the ISA hole from
  598. * the resource list for that brige
  599. */
  600. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  601. unsigned int next = isa_hole + 1;
  602. pr_info(" Removing ISA hole at 0x%016llx\n", isa_mb);
  603. if (next < memno)
  604. memmove(&hose->mem_resources[isa_hole],
  605. &hose->mem_resources[next],
  606. sizeof(struct resource) * (memno - next));
  607. hose->mem_resources[--memno].flags = 0;
  608. }
  609. }
  610. /* Decide whether to display the domain number in /proc */
  611. int pci_proc_domain(struct pci_bus *bus)
  612. {
  613. return 0;
  614. }
  615. /* This header fixup will do the resource fixup for all devices as they are
  616. * probed, but not for bridge ranges
  617. */
  618. static void pcibios_fixup_resources(struct pci_dev *dev)
  619. {
  620. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  621. int i;
  622. if (!hose) {
  623. pr_err("No host bridge for PCI dev %s !\n",
  624. pci_name(dev));
  625. return;
  626. }
  627. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  628. struct resource *res = dev->resource + i;
  629. if (!res->flags)
  630. continue;
  631. if (res->start == 0) {
  632. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]",
  633. pci_name(dev), i,
  634. (unsigned long long)res->start,
  635. (unsigned long long)res->end,
  636. (unsigned int)res->flags);
  637. pr_debug("is unassigned\n");
  638. res->end -= res->start;
  639. res->start = 0;
  640. res->flags |= IORESOURCE_UNSET;
  641. continue;
  642. }
  643. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  644. pci_name(dev), i,
  645. (unsigned long long)res->start,
  646. (unsigned long long)res->end,
  647. (unsigned int)res->flags);
  648. }
  649. }
  650. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  651. /* This function tries to figure out if a bridge resource has been initialized
  652. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  653. * things go more smoothly when it gets it right. It should covers cases such
  654. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  655. */
  656. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  657. struct resource *res)
  658. {
  659. struct pci_controller *hose = pci_bus_to_host(bus);
  660. struct pci_dev *dev = bus->self;
  661. resource_size_t offset;
  662. u16 command;
  663. int i;
  664. /* Job is a bit different between memory and IO */
  665. if (res->flags & IORESOURCE_MEM) {
  666. /* If the BAR is non-0 (res != pci_mem_offset) then it's
  667. * probably been initialized by somebody
  668. */
  669. if (res->start != hose->pci_mem_offset)
  670. return 0;
  671. /* The BAR is 0, let's check if memory decoding is enabled on
  672. * the bridge. If not, we consider it unassigned
  673. */
  674. pci_read_config_word(dev, PCI_COMMAND, &command);
  675. if ((command & PCI_COMMAND_MEMORY) == 0)
  676. return 1;
  677. /* Memory decoding is enabled and the BAR is 0. If any of
  678. * the bridge resources covers that starting address (0 then
  679. * it's good enough for us for memory
  680. */
  681. for (i = 0; i < 3; i++) {
  682. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  683. hose->mem_resources[i].start == hose->pci_mem_offset)
  684. return 0;
  685. }
  686. /* Well, it starts at 0 and we know it will collide so we may as
  687. * well consider it as unassigned. That covers the Apple case.
  688. */
  689. return 1;
  690. } else {
  691. /* If the BAR is non-0, then we consider it assigned */
  692. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  693. if (((res->start - offset) & 0xfffffffful) != 0)
  694. return 0;
  695. /* Here, we are a bit different than memory as typically IO
  696. * space starting at low addresses -is- valid. What we do
  697. * instead if that we consider as unassigned anything that
  698. * doesn't have IO enabled in the PCI command register,
  699. * and that's it.
  700. */
  701. pci_read_config_word(dev, PCI_COMMAND, &command);
  702. if (command & PCI_COMMAND_IO)
  703. return 0;
  704. /* It's starting at 0 and IO is disabled in the bridge, consider
  705. * it unassigned
  706. */
  707. return 1;
  708. }
  709. }
  710. /* Fixup resources of a PCI<->PCI bridge */
  711. static void pcibios_fixup_bridge(struct pci_bus *bus)
  712. {
  713. struct resource *res;
  714. int i;
  715. struct pci_dev *dev = bus->self;
  716. pci_bus_for_each_resource(bus, res, i) {
  717. if (!res)
  718. continue;
  719. if (!res->flags)
  720. continue;
  721. if (i >= 3 && bus->self->transparent)
  722. continue;
  723. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  724. pci_name(dev), i,
  725. (unsigned long long)res->start,
  726. (unsigned long long)res->end,
  727. (unsigned int)res->flags);
  728. /* Try to detect uninitialized P2P bridge resources,
  729. * and clear them out so they get re-assigned later
  730. */
  731. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  732. res->flags = 0;
  733. pr_debug("PCI:%s (unassigned)\n",
  734. pci_name(dev));
  735. } else {
  736. pr_debug("PCI:%s %016llx-%016llx\n",
  737. pci_name(dev),
  738. (unsigned long long)res->start,
  739. (unsigned long long)res->end);
  740. }
  741. }
  742. }
  743. void pcibios_setup_bus_self(struct pci_bus *bus)
  744. {
  745. /* Fix up the bus resources for P2P bridges */
  746. if (bus->self != NULL)
  747. pcibios_fixup_bridge(bus);
  748. }
  749. void pcibios_setup_bus_devices(struct pci_bus *bus)
  750. {
  751. struct pci_dev *dev;
  752. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  753. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  754. list_for_each_entry(dev, &bus->devices, bus_list) {
  755. /* Setup OF node pointer in archdata */
  756. dev->dev.of_node = pci_device_to_OF_node(dev);
  757. /* Fixup NUMA node as it may not be setup yet by the generic
  758. * code and is needed by the DMA init
  759. */
  760. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  761. /* Read default IRQs and fixup if necessary */
  762. dev->irq = of_irq_parse_and_map_pci(dev, 0, 0);
  763. }
  764. }
  765. void pcibios_fixup_bus(struct pci_bus *bus)
  766. {
  767. /* When called from the generic PCI probe, read PCI<->PCI bridge
  768. * bases. This is -not- called when generating the PCI tree from
  769. * the OF device-tree.
  770. */
  771. if (bus->self != NULL)
  772. pci_read_bridge_bases(bus);
  773. /* Now fixup the bus bus */
  774. pcibios_setup_bus_self(bus);
  775. /* Now fixup devices on that bus */
  776. pcibios_setup_bus_devices(bus);
  777. }
  778. EXPORT_SYMBOL(pcibios_fixup_bus);
  779. static int skip_isa_ioresource_align(struct pci_dev *dev)
  780. {
  781. return 0;
  782. }
  783. /*
  784. * We need to avoid collisions with `mirrored' VGA ports
  785. * and other strange ISA hardware, so we always want the
  786. * addresses to be allocated in the 0x000-0x0ff region
  787. * modulo 0x400.
  788. *
  789. * Why? Because some silly external IO cards only decode
  790. * the low 10 bits of the IO address. The 0x00-0xff region
  791. * is reserved for motherboard devices that decode all 16
  792. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  793. * but we want to try to avoid allocating at 0x2900-0x2bff
  794. * which might have be mirrored at 0x0100-0x03ff..
  795. */
  796. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  797. resource_size_t size, resource_size_t align)
  798. {
  799. struct pci_dev *dev = data;
  800. resource_size_t start = res->start;
  801. if (res->flags & IORESOURCE_IO) {
  802. if (skip_isa_ioresource_align(dev))
  803. return start;
  804. if (start & 0x300)
  805. start = (start + 0x3ff) & ~0x3ff;
  806. }
  807. return start;
  808. }
  809. EXPORT_SYMBOL(pcibios_align_resource);
  810. /*
  811. * Reparent resource children of pr that conflict with res
  812. * under res, and make res replace those children.
  813. */
  814. static int __init reparent_resources(struct resource *parent,
  815. struct resource *res)
  816. {
  817. struct resource *p, **pp;
  818. struct resource **firstpp = NULL;
  819. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  820. if (p->end < res->start)
  821. continue;
  822. if (res->end < p->start)
  823. break;
  824. if (p->start < res->start || p->end > res->end)
  825. return -1; /* not completely contained */
  826. if (firstpp == NULL)
  827. firstpp = pp;
  828. }
  829. if (firstpp == NULL)
  830. return -1; /* didn't find any conflicting entries? */
  831. res->parent = parent;
  832. res->child = *firstpp;
  833. res->sibling = *pp;
  834. *firstpp = res;
  835. *pp = NULL;
  836. for (p = res->child; p != NULL; p = p->sibling) {
  837. p->parent = res;
  838. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  839. p->name,
  840. (unsigned long long)p->start,
  841. (unsigned long long)p->end, res->name);
  842. }
  843. return 0;
  844. }
  845. /*
  846. * Handle resources of PCI devices. If the world were perfect, we could
  847. * just allocate all the resource regions and do nothing more. It isn't.
  848. * On the other hand, we cannot just re-allocate all devices, as it would
  849. * require us to know lots of host bridge internals. So we attempt to
  850. * keep as much of the original configuration as possible, but tweak it
  851. * when it's found to be wrong.
  852. *
  853. * Known BIOS problems we have to work around:
  854. * - I/O or memory regions not configured
  855. * - regions configured, but not enabled in the command register
  856. * - bogus I/O addresses above 64K used
  857. * - expansion ROMs left enabled (this may sound harmless, but given
  858. * the fact the PCI specs explicitly allow address decoders to be
  859. * shared between expansion ROMs and other resource regions, it's
  860. * at least dangerous)
  861. *
  862. * Our solution:
  863. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  864. * This gives us fixed barriers on where we can allocate.
  865. * (2) Allocate resources for all enabled devices. If there is
  866. * a collision, just mark the resource as unallocated. Also
  867. * disable expansion ROMs during this step.
  868. * (3) Try to allocate resources for disabled devices. If the
  869. * resources were assigned correctly, everything goes well,
  870. * if they weren't, they won't disturb allocation of other
  871. * resources.
  872. * (4) Assign new addresses to resources which were either
  873. * not configured at all or misconfigured. If explicitly
  874. * requested by the user, configure expansion ROM address
  875. * as well.
  876. */
  877. static void pcibios_allocate_bus_resources(struct pci_bus *bus)
  878. {
  879. struct pci_bus *b;
  880. int i;
  881. struct resource *res, *pr;
  882. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  883. pci_domain_nr(bus), bus->number);
  884. pci_bus_for_each_resource(bus, res, i) {
  885. if (!res || !res->flags
  886. || res->start > res->end || res->parent)
  887. continue;
  888. if (bus->parent == NULL)
  889. pr = (res->flags & IORESOURCE_IO) ?
  890. &ioport_resource : &iomem_resource;
  891. else {
  892. /* Don't bother with non-root busses when
  893. * re-assigning all resources. We clear the
  894. * resource flags as if they were colliding
  895. * and as such ensure proper re-allocation
  896. * later.
  897. */
  898. pr = pci_find_parent_resource(bus->self, res);
  899. if (pr == res) {
  900. /* this happens when the generic PCI
  901. * code (wrongly) decides that this
  902. * bridge is transparent -- paulus
  903. */
  904. continue;
  905. }
  906. }
  907. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx ",
  908. bus->self ? pci_name(bus->self) : "PHB",
  909. bus->number, i,
  910. (unsigned long long)res->start,
  911. (unsigned long long)res->end);
  912. pr_debug("[0x%x], parent %p (%s)\n",
  913. (unsigned int)res->flags,
  914. pr, (pr && pr->name) ? pr->name : "nil");
  915. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  916. struct pci_dev *dev = bus->self;
  917. if (request_resource(pr, res) == 0)
  918. continue;
  919. /*
  920. * Must be a conflict with an existing entry.
  921. * Move that entry (or entries) under the
  922. * bridge resource and try again.
  923. */
  924. if (reparent_resources(pr, res) == 0)
  925. continue;
  926. if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
  927. pci_claim_bridge_resource(dev,
  928. i + PCI_BRIDGE_RESOURCES) == 0)
  929. continue;
  930. }
  931. pr_warn("PCI: Cannot allocate resource region ");
  932. pr_cont("%d of PCI bridge %d, will remap\n", i, bus->number);
  933. res->start = res->end = 0;
  934. res->flags = 0;
  935. }
  936. list_for_each_entry(b, &bus->children, node)
  937. pcibios_allocate_bus_resources(b);
  938. }
  939. static inline void alloc_resource(struct pci_dev *dev, int idx)
  940. {
  941. struct resource *pr, *r = &dev->resource[idx];
  942. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  943. pci_name(dev), idx,
  944. (unsigned long long)r->start,
  945. (unsigned long long)r->end,
  946. (unsigned int)r->flags);
  947. pr = pci_find_parent_resource(dev, r);
  948. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  949. request_resource(pr, r) < 0) {
  950. pr_warn("PCI: Cannot allocate resource region %d ", idx);
  951. pr_cont("of device %s, will remap\n", pci_name(dev));
  952. if (pr)
  953. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  954. pr,
  955. (unsigned long long)pr->start,
  956. (unsigned long long)pr->end,
  957. (unsigned int)pr->flags);
  958. /* We'll assign a new address later */
  959. r->flags |= IORESOURCE_UNSET;
  960. r->end -= r->start;
  961. r->start = 0;
  962. }
  963. }
  964. static void __init pcibios_allocate_resources(int pass)
  965. {
  966. struct pci_dev *dev = NULL;
  967. int idx, disabled;
  968. u16 command;
  969. struct resource *r;
  970. for_each_pci_dev(dev) {
  971. pci_read_config_word(dev, PCI_COMMAND, &command);
  972. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  973. r = &dev->resource[idx];
  974. if (r->parent) /* Already allocated */
  975. continue;
  976. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  977. continue; /* Not assigned at all */
  978. /* We only allocate ROMs on pass 1 just in case they
  979. * have been screwed up by firmware
  980. */
  981. if (idx == PCI_ROM_RESOURCE)
  982. disabled = 1;
  983. if (r->flags & IORESOURCE_IO)
  984. disabled = !(command & PCI_COMMAND_IO);
  985. else
  986. disabled = !(command & PCI_COMMAND_MEMORY);
  987. if (pass == disabled)
  988. alloc_resource(dev, idx);
  989. }
  990. if (pass)
  991. continue;
  992. r = &dev->resource[PCI_ROM_RESOURCE];
  993. if (r->flags) {
  994. /* Turn the ROM off, leave the resource region,
  995. * but keep it unregistered.
  996. */
  997. u32 reg;
  998. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  999. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1000. pr_debug("PCI: Switching off ROM of %s\n",
  1001. pci_name(dev));
  1002. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1003. pci_write_config_dword(dev, dev->rom_base_reg,
  1004. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1005. }
  1006. }
  1007. }
  1008. }
  1009. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1010. {
  1011. struct pci_controller *hose = pci_bus_to_host(bus);
  1012. resource_size_t offset;
  1013. struct resource *res, *pres;
  1014. int i;
  1015. pr_debug("Reserving legacy ranges for domain %04x\n",
  1016. pci_domain_nr(bus));
  1017. /* Check for IO */
  1018. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1019. goto no_io;
  1020. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1021. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1022. BUG_ON(res == NULL);
  1023. res->name = "Legacy IO";
  1024. res->flags = IORESOURCE_IO;
  1025. res->start = offset;
  1026. res->end = (offset + 0xfff) & 0xfffffffful;
  1027. pr_debug("Candidate legacy IO: %pR\n", res);
  1028. if (request_resource(&hose->io_resource, res)) {
  1029. pr_debug("PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1030. pci_domain_nr(bus), bus->number, res);
  1031. kfree(res);
  1032. }
  1033. no_io:
  1034. /* Check for memory */
  1035. offset = hose->pci_mem_offset;
  1036. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1037. for (i = 0; i < 3; i++) {
  1038. pres = &hose->mem_resources[i];
  1039. if (!(pres->flags & IORESOURCE_MEM))
  1040. continue;
  1041. pr_debug("hose mem res: %pR\n", pres);
  1042. if ((pres->start - offset) <= 0xa0000 &&
  1043. (pres->end - offset) >= 0xbffff)
  1044. break;
  1045. }
  1046. if (i >= 3)
  1047. return;
  1048. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1049. BUG_ON(res == NULL);
  1050. res->name = "Legacy VGA memory";
  1051. res->flags = IORESOURCE_MEM;
  1052. res->start = 0xa0000 + offset;
  1053. res->end = 0xbffff + offset;
  1054. pr_debug("Candidate VGA memory: %pR\n", res);
  1055. if (request_resource(pres, res)) {
  1056. pr_debug("PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1057. pci_domain_nr(bus), bus->number, res);
  1058. kfree(res);
  1059. }
  1060. }
  1061. void __init pcibios_resource_survey(void)
  1062. {
  1063. struct pci_bus *b;
  1064. /* Allocate and assign resources. If we re-assign everything, then
  1065. * we skip the allocate phase
  1066. */
  1067. list_for_each_entry(b, &pci_root_buses, node)
  1068. pcibios_allocate_bus_resources(b);
  1069. pcibios_allocate_resources(0);
  1070. pcibios_allocate_resources(1);
  1071. /* Before we start assigning unassigned resource, we try to reserve
  1072. * the low IO area and the VGA memory area if they intersect the
  1073. * bus available resources to avoid allocating things on top of them
  1074. */
  1075. list_for_each_entry(b, &pci_root_buses, node)
  1076. pcibios_reserve_legacy_regions(b);
  1077. /* Now proceed to assigning things that were left unassigned */
  1078. pr_debug("PCI: Assigning unassigned resources...\n");
  1079. pci_assign_unassigned_resources();
  1080. }
  1081. /* This is used by the PCI hotplug driver to allocate resource
  1082. * of newly plugged busses. We can try to consolidate with the
  1083. * rest of the code later, for now, keep it as-is as our main
  1084. * resource allocation function doesn't deal with sub-trees yet.
  1085. */
  1086. void pcibios_claim_one_bus(struct pci_bus *bus)
  1087. {
  1088. struct pci_dev *dev;
  1089. struct pci_bus *child_bus;
  1090. list_for_each_entry(dev, &bus->devices, bus_list) {
  1091. int i;
  1092. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1093. struct resource *r = &dev->resource[i];
  1094. if (r->parent || !r->start || !r->flags)
  1095. continue;
  1096. pr_debug("PCI: Claiming %s: ", pci_name(dev));
  1097. pr_debug("Resource %d: %016llx..%016llx [%x]\n",
  1098. i, (unsigned long long)r->start,
  1099. (unsigned long long)r->end,
  1100. (unsigned int)r->flags);
  1101. if (pci_claim_resource(dev, i) == 0)
  1102. continue;
  1103. pci_claim_bridge_resource(dev, i);
  1104. }
  1105. }
  1106. list_for_each_entry(child_bus, &bus->children, node)
  1107. pcibios_claim_one_bus(child_bus);
  1108. }
  1109. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1110. /* pcibios_finish_adding_to_bus
  1111. *
  1112. * This is to be called by the hotplug code after devices have been
  1113. * added to a bus, this include calling it for a PHB that is just
  1114. * being added
  1115. */
  1116. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1117. {
  1118. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1119. pci_domain_nr(bus), bus->number);
  1120. /* Allocate bus and devices resources */
  1121. pcibios_allocate_bus_resources(bus);
  1122. pcibios_claim_one_bus(bus);
  1123. /* Add new devices to global lists. Register in proc, sysfs. */
  1124. pci_bus_add_devices(bus);
  1125. /* Fixup EEH */
  1126. /* eeh_add_device_tree_late(bus); */
  1127. }
  1128. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1129. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1130. struct list_head *resources)
  1131. {
  1132. unsigned long io_offset;
  1133. struct resource *res;
  1134. int i;
  1135. /* Hookup PHB IO resource */
  1136. res = &hose->io_resource;
  1137. /* Fixup IO space offset */
  1138. io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
  1139. res->start = (res->start + io_offset) & 0xffffffffu;
  1140. res->end = (res->end + io_offset) & 0xffffffffu;
  1141. if (!res->flags) {
  1142. pr_warn("PCI: I/O resource not set for host ");
  1143. pr_cont("bridge %s (domain %d)\n",
  1144. hose->dn->full_name, hose->global_number);
  1145. /* Workaround for lack of IO resource only on 32-bit */
  1146. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1147. res->end = res->start + IO_SPACE_LIMIT;
  1148. res->flags = IORESOURCE_IO;
  1149. }
  1150. pci_add_resource_offset(resources, res,
  1151. (__force resource_size_t)(hose->io_base_virt - _IO_BASE));
  1152. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1153. (unsigned long long)res->start,
  1154. (unsigned long long)res->end,
  1155. (unsigned long)res->flags);
  1156. /* Hookup PHB Memory resources */
  1157. for (i = 0; i < 3; ++i) {
  1158. res = &hose->mem_resources[i];
  1159. if (!res->flags) {
  1160. if (i > 0)
  1161. continue;
  1162. pr_err("PCI: Memory resource 0 not set for ");
  1163. pr_cont("host bridge %s (domain %d)\n",
  1164. hose->dn->full_name, hose->global_number);
  1165. /* Workaround for lack of MEM resource only on 32-bit */
  1166. res->start = hose->pci_mem_offset;
  1167. res->end = (resource_size_t)-1LL;
  1168. res->flags = IORESOURCE_MEM;
  1169. }
  1170. pci_add_resource_offset(resources, res, hose->pci_mem_offset);
  1171. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n",
  1172. i, (unsigned long long)res->start,
  1173. (unsigned long long)res->end,
  1174. (unsigned long)res->flags);
  1175. }
  1176. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1177. (unsigned long long)hose->pci_mem_offset);
  1178. pr_debug("PCI: PHB IO offset = %08lx\n",
  1179. (unsigned long)hose->io_base_virt - _IO_BASE);
  1180. }
  1181. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1182. {
  1183. struct pci_controller *hose = bus->sysdata;
  1184. return of_node_get(hose->dn);
  1185. }
  1186. static void pcibios_scan_phb(struct pci_controller *hose)
  1187. {
  1188. LIST_HEAD(resources);
  1189. struct pci_bus *bus;
  1190. struct device_node *node = hose->dn;
  1191. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1192. pcibios_setup_phb_resources(hose, &resources);
  1193. bus = pci_scan_root_bus(hose->parent, hose->first_busno,
  1194. hose->ops, hose, &resources);
  1195. if (bus == NULL) {
  1196. pr_err("Failed to create bus for PCI domain %04x\n",
  1197. hose->global_number);
  1198. pci_free_resource_list(&resources);
  1199. return;
  1200. }
  1201. bus->busn_res.start = hose->first_busno;
  1202. hose->bus = bus;
  1203. hose->last_busno = bus->busn_res.end;
  1204. }
  1205. static int __init pcibios_init(void)
  1206. {
  1207. struct pci_controller *hose, *tmp;
  1208. int next_busno = 0;
  1209. pr_info("PCI: Probing PCI hardware\n");
  1210. /* Scan all of the recorded PCI controllers. */
  1211. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  1212. hose->last_busno = 0xff;
  1213. pcibios_scan_phb(hose);
  1214. if (next_busno <= hose->last_busno)
  1215. next_busno = hose->last_busno + 1;
  1216. }
  1217. pci_bus_count = next_busno;
  1218. /* Call common code to handle resource allocation */
  1219. pcibios_resource_survey();
  1220. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  1221. if (hose->bus)
  1222. pci_bus_add_devices(hose->bus);
  1223. }
  1224. return 0;
  1225. }
  1226. subsys_initcall(pcibios_init);
  1227. static struct pci_controller *pci_bus_to_hose(int bus)
  1228. {
  1229. struct pci_controller *hose, *tmp;
  1230. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  1231. if (bus >= hose->first_busno && bus <= hose->last_busno)
  1232. return hose;
  1233. return NULL;
  1234. }
  1235. /* Provide information on locations of various I/O regions in physical
  1236. * memory. Do this on a per-card basis so that we choose the right
  1237. * root bridge.
  1238. * Note that the returned IO or memory base is a physical address
  1239. */
  1240. long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
  1241. {
  1242. struct pci_controller *hose;
  1243. long result = -EOPNOTSUPP;
  1244. hose = pci_bus_to_hose(bus);
  1245. if (!hose)
  1246. return -ENODEV;
  1247. switch (which) {
  1248. case IOBASE_BRIDGE_NUMBER:
  1249. return (long)hose->first_busno;
  1250. case IOBASE_MEMORY:
  1251. return (long)hose->pci_mem_offset;
  1252. case IOBASE_IO:
  1253. return (long)hose->io_base_phys;
  1254. case IOBASE_ISA_IO:
  1255. return (long)isa_io_base;
  1256. case IOBASE_ISA_MEM:
  1257. return (long)isa_mem_base;
  1258. }
  1259. return result;
  1260. }
  1261. /*
  1262. * Null PCI config access functions, for the case when we can't
  1263. * find a hose.
  1264. */
  1265. #define NULL_PCI_OP(rw, size, type) \
  1266. static int \
  1267. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1268. { \
  1269. return PCIBIOS_DEVICE_NOT_FOUND; \
  1270. }
  1271. static int
  1272. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1273. int len, u32 *val)
  1274. {
  1275. return PCIBIOS_DEVICE_NOT_FOUND;
  1276. }
  1277. static int
  1278. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1279. int len, u32 val)
  1280. {
  1281. return PCIBIOS_DEVICE_NOT_FOUND;
  1282. }
  1283. static struct pci_ops null_pci_ops = {
  1284. .read = null_read_config,
  1285. .write = null_write_config,
  1286. };
  1287. /*
  1288. * These functions are used early on before PCI scanning is done
  1289. * and all of the pci_dev and pci_bus structures have been created.
  1290. */
  1291. static struct pci_bus *
  1292. fake_pci_bus(struct pci_controller *hose, int busnr)
  1293. {
  1294. static struct pci_bus bus;
  1295. if (!hose)
  1296. pr_err("Can't find hose for PCI bus %d!\n", busnr);
  1297. bus.number = busnr;
  1298. bus.sysdata = hose;
  1299. bus.ops = hose ? hose->ops : &null_pci_ops;
  1300. return &bus;
  1301. }
  1302. #define EARLY_PCI_OP(rw, size, type) \
  1303. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1304. int devfn, int offset, type value) \
  1305. { \
  1306. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1307. devfn, offset, value); \
  1308. }
  1309. EARLY_PCI_OP(read, byte, u8 *)
  1310. EARLY_PCI_OP(read, word, u16 *)
  1311. EARLY_PCI_OP(read, dword, u32 *)
  1312. EARLY_PCI_OP(write, byte, u8)
  1313. EARLY_PCI_OP(write, word, u16)
  1314. EARLY_PCI_OP(write, dword, u32)
  1315. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1316. int cap)
  1317. {
  1318. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1319. }