asm-offsets.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460
  1. /*
  2. * asm-offsets.c: Calculate pt_regs and task_struct offsets.
  3. *
  4. * Copyright (C) 1996 David S. Miller
  5. * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002, 2003 Ralf Baechle
  6. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  7. *
  8. * Kevin Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  9. * Copyright (C) 2000 MIPS Technologies, Inc.
  10. */
  11. #include <linux/compat.h>
  12. #include <linux/types.h>
  13. #include <linux/sched.h>
  14. #include <linux/mm.h>
  15. #include <linux/kbuild.h>
  16. #include <linux/suspend.h>
  17. #include <asm/pm.h>
  18. #include <asm/ptrace.h>
  19. #include <asm/processor.h>
  20. #include <asm/smp-cps.h>
  21. #include <linux/kvm_host.h>
  22. void output_ptreg_defines(void)
  23. {
  24. COMMENT("MIPS pt_regs offsets.");
  25. OFFSET(PT_R0, pt_regs, regs[0]);
  26. OFFSET(PT_R1, pt_regs, regs[1]);
  27. OFFSET(PT_R2, pt_regs, regs[2]);
  28. OFFSET(PT_R3, pt_regs, regs[3]);
  29. OFFSET(PT_R4, pt_regs, regs[4]);
  30. OFFSET(PT_R5, pt_regs, regs[5]);
  31. OFFSET(PT_R6, pt_regs, regs[6]);
  32. OFFSET(PT_R7, pt_regs, regs[7]);
  33. OFFSET(PT_R8, pt_regs, regs[8]);
  34. OFFSET(PT_R9, pt_regs, regs[9]);
  35. OFFSET(PT_R10, pt_regs, regs[10]);
  36. OFFSET(PT_R11, pt_regs, regs[11]);
  37. OFFSET(PT_R12, pt_regs, regs[12]);
  38. OFFSET(PT_R13, pt_regs, regs[13]);
  39. OFFSET(PT_R14, pt_regs, regs[14]);
  40. OFFSET(PT_R15, pt_regs, regs[15]);
  41. OFFSET(PT_R16, pt_regs, regs[16]);
  42. OFFSET(PT_R17, pt_regs, regs[17]);
  43. OFFSET(PT_R18, pt_regs, regs[18]);
  44. OFFSET(PT_R19, pt_regs, regs[19]);
  45. OFFSET(PT_R20, pt_regs, regs[20]);
  46. OFFSET(PT_R21, pt_regs, regs[21]);
  47. OFFSET(PT_R22, pt_regs, regs[22]);
  48. OFFSET(PT_R23, pt_regs, regs[23]);
  49. OFFSET(PT_R24, pt_regs, regs[24]);
  50. OFFSET(PT_R25, pt_regs, regs[25]);
  51. OFFSET(PT_R26, pt_regs, regs[26]);
  52. OFFSET(PT_R27, pt_regs, regs[27]);
  53. OFFSET(PT_R28, pt_regs, regs[28]);
  54. OFFSET(PT_R29, pt_regs, regs[29]);
  55. OFFSET(PT_R30, pt_regs, regs[30]);
  56. OFFSET(PT_R31, pt_regs, regs[31]);
  57. OFFSET(PT_LO, pt_regs, lo);
  58. OFFSET(PT_HI, pt_regs, hi);
  59. #ifdef CONFIG_CPU_HAS_SMARTMIPS
  60. OFFSET(PT_ACX, pt_regs, acx);
  61. #endif
  62. OFFSET(PT_EPC, pt_regs, cp0_epc);
  63. OFFSET(PT_BVADDR, pt_regs, cp0_badvaddr);
  64. OFFSET(PT_STATUS, pt_regs, cp0_status);
  65. OFFSET(PT_CAUSE, pt_regs, cp0_cause);
  66. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  67. OFFSET(PT_MPL, pt_regs, mpl);
  68. OFFSET(PT_MTP, pt_regs, mtp);
  69. #endif /* CONFIG_CPU_CAVIUM_OCTEON */
  70. DEFINE(PT_SIZE, sizeof(struct pt_regs));
  71. BLANK();
  72. }
  73. void output_task_defines(void)
  74. {
  75. COMMENT("MIPS task_struct offsets.");
  76. OFFSET(TASK_STATE, task_struct, state);
  77. OFFSET(TASK_THREAD_INFO, task_struct, stack);
  78. OFFSET(TASK_FLAGS, task_struct, flags);
  79. OFFSET(TASK_MM, task_struct, mm);
  80. OFFSET(TASK_PID, task_struct, pid);
  81. #if defined(CONFIG_CC_STACKPROTECTOR)
  82. OFFSET(TASK_STACK_CANARY, task_struct, stack_canary);
  83. #endif
  84. DEFINE(TASK_STRUCT_SIZE, sizeof(struct task_struct));
  85. BLANK();
  86. }
  87. void output_thread_info_defines(void)
  88. {
  89. COMMENT("MIPS thread_info offsets.");
  90. OFFSET(TI_TASK, thread_info, task);
  91. OFFSET(TI_FLAGS, thread_info, flags);
  92. OFFSET(TI_TP_VALUE, thread_info, tp_value);
  93. OFFSET(TI_CPU, thread_info, cpu);
  94. OFFSET(TI_PRE_COUNT, thread_info, preempt_count);
  95. OFFSET(TI_R2_EMUL_RET, thread_info, r2_emul_return);
  96. OFFSET(TI_ADDR_LIMIT, thread_info, addr_limit);
  97. OFFSET(TI_REGS, thread_info, regs);
  98. DEFINE(_THREAD_SIZE, THREAD_SIZE);
  99. DEFINE(_THREAD_MASK, THREAD_MASK);
  100. DEFINE(_IRQ_STACK_SIZE, IRQ_STACK_SIZE);
  101. DEFINE(_IRQ_STACK_START, IRQ_STACK_START);
  102. BLANK();
  103. }
  104. void output_thread_defines(void)
  105. {
  106. COMMENT("MIPS specific thread_struct offsets.");
  107. OFFSET(THREAD_REG16, task_struct, thread.reg16);
  108. OFFSET(THREAD_REG17, task_struct, thread.reg17);
  109. OFFSET(THREAD_REG18, task_struct, thread.reg18);
  110. OFFSET(THREAD_REG19, task_struct, thread.reg19);
  111. OFFSET(THREAD_REG20, task_struct, thread.reg20);
  112. OFFSET(THREAD_REG21, task_struct, thread.reg21);
  113. OFFSET(THREAD_REG22, task_struct, thread.reg22);
  114. OFFSET(THREAD_REG23, task_struct, thread.reg23);
  115. OFFSET(THREAD_REG29, task_struct, thread.reg29);
  116. OFFSET(THREAD_REG30, task_struct, thread.reg30);
  117. OFFSET(THREAD_REG31, task_struct, thread.reg31);
  118. OFFSET(THREAD_STATUS, task_struct,
  119. thread.cp0_status);
  120. OFFSET(THREAD_FPU, task_struct, thread.fpu);
  121. OFFSET(THREAD_BVADDR, task_struct, \
  122. thread.cp0_badvaddr);
  123. OFFSET(THREAD_BUADDR, task_struct, \
  124. thread.cp0_baduaddr);
  125. OFFSET(THREAD_ECODE, task_struct, \
  126. thread.error_code);
  127. OFFSET(THREAD_TRAPNO, task_struct, thread.trap_nr);
  128. BLANK();
  129. }
  130. void output_thread_fpu_defines(void)
  131. {
  132. OFFSET(THREAD_FPR0, task_struct, thread.fpu.fpr[0]);
  133. OFFSET(THREAD_FPR1, task_struct, thread.fpu.fpr[1]);
  134. OFFSET(THREAD_FPR2, task_struct, thread.fpu.fpr[2]);
  135. OFFSET(THREAD_FPR3, task_struct, thread.fpu.fpr[3]);
  136. OFFSET(THREAD_FPR4, task_struct, thread.fpu.fpr[4]);
  137. OFFSET(THREAD_FPR5, task_struct, thread.fpu.fpr[5]);
  138. OFFSET(THREAD_FPR6, task_struct, thread.fpu.fpr[6]);
  139. OFFSET(THREAD_FPR7, task_struct, thread.fpu.fpr[7]);
  140. OFFSET(THREAD_FPR8, task_struct, thread.fpu.fpr[8]);
  141. OFFSET(THREAD_FPR9, task_struct, thread.fpu.fpr[9]);
  142. OFFSET(THREAD_FPR10, task_struct, thread.fpu.fpr[10]);
  143. OFFSET(THREAD_FPR11, task_struct, thread.fpu.fpr[11]);
  144. OFFSET(THREAD_FPR12, task_struct, thread.fpu.fpr[12]);
  145. OFFSET(THREAD_FPR13, task_struct, thread.fpu.fpr[13]);
  146. OFFSET(THREAD_FPR14, task_struct, thread.fpu.fpr[14]);
  147. OFFSET(THREAD_FPR15, task_struct, thread.fpu.fpr[15]);
  148. OFFSET(THREAD_FPR16, task_struct, thread.fpu.fpr[16]);
  149. OFFSET(THREAD_FPR17, task_struct, thread.fpu.fpr[17]);
  150. OFFSET(THREAD_FPR18, task_struct, thread.fpu.fpr[18]);
  151. OFFSET(THREAD_FPR19, task_struct, thread.fpu.fpr[19]);
  152. OFFSET(THREAD_FPR20, task_struct, thread.fpu.fpr[20]);
  153. OFFSET(THREAD_FPR21, task_struct, thread.fpu.fpr[21]);
  154. OFFSET(THREAD_FPR22, task_struct, thread.fpu.fpr[22]);
  155. OFFSET(THREAD_FPR23, task_struct, thread.fpu.fpr[23]);
  156. OFFSET(THREAD_FPR24, task_struct, thread.fpu.fpr[24]);
  157. OFFSET(THREAD_FPR25, task_struct, thread.fpu.fpr[25]);
  158. OFFSET(THREAD_FPR26, task_struct, thread.fpu.fpr[26]);
  159. OFFSET(THREAD_FPR27, task_struct, thread.fpu.fpr[27]);
  160. OFFSET(THREAD_FPR28, task_struct, thread.fpu.fpr[28]);
  161. OFFSET(THREAD_FPR29, task_struct, thread.fpu.fpr[29]);
  162. OFFSET(THREAD_FPR30, task_struct, thread.fpu.fpr[30]);
  163. OFFSET(THREAD_FPR31, task_struct, thread.fpu.fpr[31]);
  164. OFFSET(THREAD_FCR31, task_struct, thread.fpu.fcr31);
  165. OFFSET(THREAD_MSA_CSR, task_struct, thread.fpu.msacsr);
  166. BLANK();
  167. }
  168. void output_mm_defines(void)
  169. {
  170. COMMENT("Size of struct page");
  171. DEFINE(STRUCT_PAGE_SIZE, sizeof(struct page));
  172. BLANK();
  173. COMMENT("Linux mm_struct offsets.");
  174. OFFSET(MM_USERS, mm_struct, mm_users);
  175. OFFSET(MM_PGD, mm_struct, pgd);
  176. OFFSET(MM_CONTEXT, mm_struct, context);
  177. BLANK();
  178. DEFINE(_PGD_T_SIZE, sizeof(pgd_t));
  179. DEFINE(_PMD_T_SIZE, sizeof(pmd_t));
  180. DEFINE(_PTE_T_SIZE, sizeof(pte_t));
  181. BLANK();
  182. DEFINE(_PGD_T_LOG2, PGD_T_LOG2);
  183. #ifndef __PAGETABLE_PMD_FOLDED
  184. DEFINE(_PMD_T_LOG2, PMD_T_LOG2);
  185. #endif
  186. DEFINE(_PTE_T_LOG2, PTE_T_LOG2);
  187. BLANK();
  188. DEFINE(_PGD_ORDER, PGD_ORDER);
  189. #ifndef __PAGETABLE_PMD_FOLDED
  190. DEFINE(_PMD_ORDER, PMD_ORDER);
  191. #endif
  192. DEFINE(_PTE_ORDER, PTE_ORDER);
  193. BLANK();
  194. DEFINE(_PMD_SHIFT, PMD_SHIFT);
  195. DEFINE(_PGDIR_SHIFT, PGDIR_SHIFT);
  196. BLANK();
  197. DEFINE(_PTRS_PER_PGD, PTRS_PER_PGD);
  198. DEFINE(_PTRS_PER_PMD, PTRS_PER_PMD);
  199. DEFINE(_PTRS_PER_PTE, PTRS_PER_PTE);
  200. BLANK();
  201. DEFINE(_PAGE_SHIFT, PAGE_SHIFT);
  202. DEFINE(_PAGE_SIZE, PAGE_SIZE);
  203. BLANK();
  204. }
  205. #ifdef CONFIG_32BIT
  206. void output_sc_defines(void)
  207. {
  208. COMMENT("Linux sigcontext offsets.");
  209. OFFSET(SC_REGS, sigcontext, sc_regs);
  210. OFFSET(SC_FPREGS, sigcontext, sc_fpregs);
  211. OFFSET(SC_ACX, sigcontext, sc_acx);
  212. OFFSET(SC_MDHI, sigcontext, sc_mdhi);
  213. OFFSET(SC_MDLO, sigcontext, sc_mdlo);
  214. OFFSET(SC_PC, sigcontext, sc_pc);
  215. OFFSET(SC_FPC_CSR, sigcontext, sc_fpc_csr);
  216. OFFSET(SC_FPC_EIR, sigcontext, sc_fpc_eir);
  217. OFFSET(SC_HI1, sigcontext, sc_hi1);
  218. OFFSET(SC_LO1, sigcontext, sc_lo1);
  219. OFFSET(SC_HI2, sigcontext, sc_hi2);
  220. OFFSET(SC_LO2, sigcontext, sc_lo2);
  221. OFFSET(SC_HI3, sigcontext, sc_hi3);
  222. OFFSET(SC_LO3, sigcontext, sc_lo3);
  223. BLANK();
  224. }
  225. #endif
  226. #ifdef CONFIG_64BIT
  227. void output_sc_defines(void)
  228. {
  229. COMMENT("Linux sigcontext offsets.");
  230. OFFSET(SC_REGS, sigcontext, sc_regs);
  231. OFFSET(SC_FPREGS, sigcontext, sc_fpregs);
  232. OFFSET(SC_MDHI, sigcontext, sc_mdhi);
  233. OFFSET(SC_MDLO, sigcontext, sc_mdlo);
  234. OFFSET(SC_PC, sigcontext, sc_pc);
  235. OFFSET(SC_FPC_CSR, sigcontext, sc_fpc_csr);
  236. BLANK();
  237. }
  238. #endif
  239. void output_signal_defined(void)
  240. {
  241. COMMENT("Linux signal numbers.");
  242. DEFINE(_SIGHUP, SIGHUP);
  243. DEFINE(_SIGINT, SIGINT);
  244. DEFINE(_SIGQUIT, SIGQUIT);
  245. DEFINE(_SIGILL, SIGILL);
  246. DEFINE(_SIGTRAP, SIGTRAP);
  247. DEFINE(_SIGIOT, SIGIOT);
  248. DEFINE(_SIGABRT, SIGABRT);
  249. DEFINE(_SIGEMT, SIGEMT);
  250. DEFINE(_SIGFPE, SIGFPE);
  251. DEFINE(_SIGKILL, SIGKILL);
  252. DEFINE(_SIGBUS, SIGBUS);
  253. DEFINE(_SIGSEGV, SIGSEGV);
  254. DEFINE(_SIGSYS, SIGSYS);
  255. DEFINE(_SIGPIPE, SIGPIPE);
  256. DEFINE(_SIGALRM, SIGALRM);
  257. DEFINE(_SIGTERM, SIGTERM);
  258. DEFINE(_SIGUSR1, SIGUSR1);
  259. DEFINE(_SIGUSR2, SIGUSR2);
  260. DEFINE(_SIGCHLD, SIGCHLD);
  261. DEFINE(_SIGPWR, SIGPWR);
  262. DEFINE(_SIGWINCH, SIGWINCH);
  263. DEFINE(_SIGURG, SIGURG);
  264. DEFINE(_SIGIO, SIGIO);
  265. DEFINE(_SIGSTOP, SIGSTOP);
  266. DEFINE(_SIGTSTP, SIGTSTP);
  267. DEFINE(_SIGCONT, SIGCONT);
  268. DEFINE(_SIGTTIN, SIGTTIN);
  269. DEFINE(_SIGTTOU, SIGTTOU);
  270. DEFINE(_SIGVTALRM, SIGVTALRM);
  271. DEFINE(_SIGPROF, SIGPROF);
  272. DEFINE(_SIGXCPU, SIGXCPU);
  273. DEFINE(_SIGXFSZ, SIGXFSZ);
  274. BLANK();
  275. }
  276. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  277. void output_octeon_cop2_state_defines(void)
  278. {
  279. COMMENT("Octeon specific octeon_cop2_state offsets.");
  280. OFFSET(OCTEON_CP2_CRC_IV, octeon_cop2_state, cop2_crc_iv);
  281. OFFSET(OCTEON_CP2_CRC_LENGTH, octeon_cop2_state, cop2_crc_length);
  282. OFFSET(OCTEON_CP2_CRC_POLY, octeon_cop2_state, cop2_crc_poly);
  283. OFFSET(OCTEON_CP2_LLM_DAT, octeon_cop2_state, cop2_llm_dat);
  284. OFFSET(OCTEON_CP2_3DES_IV, octeon_cop2_state, cop2_3des_iv);
  285. OFFSET(OCTEON_CP2_3DES_KEY, octeon_cop2_state, cop2_3des_key);
  286. OFFSET(OCTEON_CP2_3DES_RESULT, octeon_cop2_state, cop2_3des_result);
  287. OFFSET(OCTEON_CP2_AES_INP0, octeon_cop2_state, cop2_aes_inp0);
  288. OFFSET(OCTEON_CP2_AES_IV, octeon_cop2_state, cop2_aes_iv);
  289. OFFSET(OCTEON_CP2_AES_KEY, octeon_cop2_state, cop2_aes_key);
  290. OFFSET(OCTEON_CP2_AES_KEYLEN, octeon_cop2_state, cop2_aes_keylen);
  291. OFFSET(OCTEON_CP2_AES_RESULT, octeon_cop2_state, cop2_aes_result);
  292. OFFSET(OCTEON_CP2_GFM_MULT, octeon_cop2_state, cop2_gfm_mult);
  293. OFFSET(OCTEON_CP2_GFM_POLY, octeon_cop2_state, cop2_gfm_poly);
  294. OFFSET(OCTEON_CP2_GFM_RESULT, octeon_cop2_state, cop2_gfm_result);
  295. OFFSET(OCTEON_CP2_HSH_DATW, octeon_cop2_state, cop2_hsh_datw);
  296. OFFSET(OCTEON_CP2_HSH_IVW, octeon_cop2_state, cop2_hsh_ivw);
  297. OFFSET(OCTEON_CP2_SHA3, octeon_cop2_state, cop2_sha3);
  298. OFFSET(THREAD_CP2, task_struct, thread.cp2);
  299. OFFSET(THREAD_CVMSEG, task_struct, thread.cvmseg.cvmseg);
  300. BLANK();
  301. }
  302. #endif
  303. #ifdef CONFIG_HIBERNATION
  304. void output_pbe_defines(void)
  305. {
  306. COMMENT(" Linux struct pbe offsets. ");
  307. OFFSET(PBE_ADDRESS, pbe, address);
  308. OFFSET(PBE_ORIG_ADDRESS, pbe, orig_address);
  309. OFFSET(PBE_NEXT, pbe, next);
  310. DEFINE(PBE_SIZE, sizeof(struct pbe));
  311. BLANK();
  312. }
  313. #endif
  314. #ifdef CONFIG_CPU_PM
  315. void output_pm_defines(void)
  316. {
  317. COMMENT(" PM offsets. ");
  318. #ifdef CONFIG_EVA
  319. OFFSET(SSS_SEGCTL0, mips_static_suspend_state, segctl[0]);
  320. OFFSET(SSS_SEGCTL1, mips_static_suspend_state, segctl[1]);
  321. OFFSET(SSS_SEGCTL2, mips_static_suspend_state, segctl[2]);
  322. #endif
  323. OFFSET(SSS_SP, mips_static_suspend_state, sp);
  324. BLANK();
  325. }
  326. #endif
  327. void output_kvm_defines(void)
  328. {
  329. COMMENT(" KVM/MIPS Specfic offsets. ");
  330. DEFINE(VCPU_ARCH_SIZE, sizeof(struct kvm_vcpu_arch));
  331. OFFSET(VCPU_RUN, kvm_vcpu, run);
  332. OFFSET(VCPU_HOST_ARCH, kvm_vcpu, arch);
  333. OFFSET(VCPU_HOST_EBASE, kvm_vcpu_arch, host_ebase);
  334. OFFSET(VCPU_GUEST_EBASE, kvm_vcpu_arch, guest_ebase);
  335. OFFSET(VCPU_HOST_STACK, kvm_vcpu_arch, host_stack);
  336. OFFSET(VCPU_HOST_GP, kvm_vcpu_arch, host_gp);
  337. OFFSET(VCPU_HOST_CP0_BADVADDR, kvm_vcpu_arch, host_cp0_badvaddr);
  338. OFFSET(VCPU_HOST_CP0_CAUSE, kvm_vcpu_arch, host_cp0_cause);
  339. OFFSET(VCPU_HOST_EPC, kvm_vcpu_arch, host_cp0_epc);
  340. OFFSET(VCPU_HOST_ENTRYHI, kvm_vcpu_arch, host_cp0_entryhi);
  341. OFFSET(VCPU_GUEST_INST, kvm_vcpu_arch, guest_inst);
  342. OFFSET(VCPU_R0, kvm_vcpu_arch, gprs[0]);
  343. OFFSET(VCPU_R1, kvm_vcpu_arch, gprs[1]);
  344. OFFSET(VCPU_R2, kvm_vcpu_arch, gprs[2]);
  345. OFFSET(VCPU_R3, kvm_vcpu_arch, gprs[3]);
  346. OFFSET(VCPU_R4, kvm_vcpu_arch, gprs[4]);
  347. OFFSET(VCPU_R5, kvm_vcpu_arch, gprs[5]);
  348. OFFSET(VCPU_R6, kvm_vcpu_arch, gprs[6]);
  349. OFFSET(VCPU_R7, kvm_vcpu_arch, gprs[7]);
  350. OFFSET(VCPU_R8, kvm_vcpu_arch, gprs[8]);
  351. OFFSET(VCPU_R9, kvm_vcpu_arch, gprs[9]);
  352. OFFSET(VCPU_R10, kvm_vcpu_arch, gprs[10]);
  353. OFFSET(VCPU_R11, kvm_vcpu_arch, gprs[11]);
  354. OFFSET(VCPU_R12, kvm_vcpu_arch, gprs[12]);
  355. OFFSET(VCPU_R13, kvm_vcpu_arch, gprs[13]);
  356. OFFSET(VCPU_R14, kvm_vcpu_arch, gprs[14]);
  357. OFFSET(VCPU_R15, kvm_vcpu_arch, gprs[15]);
  358. OFFSET(VCPU_R16, kvm_vcpu_arch, gprs[16]);
  359. OFFSET(VCPU_R17, kvm_vcpu_arch, gprs[17]);
  360. OFFSET(VCPU_R18, kvm_vcpu_arch, gprs[18]);
  361. OFFSET(VCPU_R19, kvm_vcpu_arch, gprs[19]);
  362. OFFSET(VCPU_R20, kvm_vcpu_arch, gprs[20]);
  363. OFFSET(VCPU_R21, kvm_vcpu_arch, gprs[21]);
  364. OFFSET(VCPU_R22, kvm_vcpu_arch, gprs[22]);
  365. OFFSET(VCPU_R23, kvm_vcpu_arch, gprs[23]);
  366. OFFSET(VCPU_R24, kvm_vcpu_arch, gprs[24]);
  367. OFFSET(VCPU_R25, kvm_vcpu_arch, gprs[25]);
  368. OFFSET(VCPU_R26, kvm_vcpu_arch, gprs[26]);
  369. OFFSET(VCPU_R27, kvm_vcpu_arch, gprs[27]);
  370. OFFSET(VCPU_R28, kvm_vcpu_arch, gprs[28]);
  371. OFFSET(VCPU_R29, kvm_vcpu_arch, gprs[29]);
  372. OFFSET(VCPU_R30, kvm_vcpu_arch, gprs[30]);
  373. OFFSET(VCPU_R31, kvm_vcpu_arch, gprs[31]);
  374. OFFSET(VCPU_LO, kvm_vcpu_arch, lo);
  375. OFFSET(VCPU_HI, kvm_vcpu_arch, hi);
  376. OFFSET(VCPU_PC, kvm_vcpu_arch, pc);
  377. BLANK();
  378. OFFSET(VCPU_FPR0, kvm_vcpu_arch, fpu.fpr[0]);
  379. OFFSET(VCPU_FPR1, kvm_vcpu_arch, fpu.fpr[1]);
  380. OFFSET(VCPU_FPR2, kvm_vcpu_arch, fpu.fpr[2]);
  381. OFFSET(VCPU_FPR3, kvm_vcpu_arch, fpu.fpr[3]);
  382. OFFSET(VCPU_FPR4, kvm_vcpu_arch, fpu.fpr[4]);
  383. OFFSET(VCPU_FPR5, kvm_vcpu_arch, fpu.fpr[5]);
  384. OFFSET(VCPU_FPR6, kvm_vcpu_arch, fpu.fpr[6]);
  385. OFFSET(VCPU_FPR7, kvm_vcpu_arch, fpu.fpr[7]);
  386. OFFSET(VCPU_FPR8, kvm_vcpu_arch, fpu.fpr[8]);
  387. OFFSET(VCPU_FPR9, kvm_vcpu_arch, fpu.fpr[9]);
  388. OFFSET(VCPU_FPR10, kvm_vcpu_arch, fpu.fpr[10]);
  389. OFFSET(VCPU_FPR11, kvm_vcpu_arch, fpu.fpr[11]);
  390. OFFSET(VCPU_FPR12, kvm_vcpu_arch, fpu.fpr[12]);
  391. OFFSET(VCPU_FPR13, kvm_vcpu_arch, fpu.fpr[13]);
  392. OFFSET(VCPU_FPR14, kvm_vcpu_arch, fpu.fpr[14]);
  393. OFFSET(VCPU_FPR15, kvm_vcpu_arch, fpu.fpr[15]);
  394. OFFSET(VCPU_FPR16, kvm_vcpu_arch, fpu.fpr[16]);
  395. OFFSET(VCPU_FPR17, kvm_vcpu_arch, fpu.fpr[17]);
  396. OFFSET(VCPU_FPR18, kvm_vcpu_arch, fpu.fpr[18]);
  397. OFFSET(VCPU_FPR19, kvm_vcpu_arch, fpu.fpr[19]);
  398. OFFSET(VCPU_FPR20, kvm_vcpu_arch, fpu.fpr[20]);
  399. OFFSET(VCPU_FPR21, kvm_vcpu_arch, fpu.fpr[21]);
  400. OFFSET(VCPU_FPR22, kvm_vcpu_arch, fpu.fpr[22]);
  401. OFFSET(VCPU_FPR23, kvm_vcpu_arch, fpu.fpr[23]);
  402. OFFSET(VCPU_FPR24, kvm_vcpu_arch, fpu.fpr[24]);
  403. OFFSET(VCPU_FPR25, kvm_vcpu_arch, fpu.fpr[25]);
  404. OFFSET(VCPU_FPR26, kvm_vcpu_arch, fpu.fpr[26]);
  405. OFFSET(VCPU_FPR27, kvm_vcpu_arch, fpu.fpr[27]);
  406. OFFSET(VCPU_FPR28, kvm_vcpu_arch, fpu.fpr[28]);
  407. OFFSET(VCPU_FPR29, kvm_vcpu_arch, fpu.fpr[29]);
  408. OFFSET(VCPU_FPR30, kvm_vcpu_arch, fpu.fpr[30]);
  409. OFFSET(VCPU_FPR31, kvm_vcpu_arch, fpu.fpr[31]);
  410. OFFSET(VCPU_FCR31, kvm_vcpu_arch, fpu.fcr31);
  411. OFFSET(VCPU_MSA_CSR, kvm_vcpu_arch, fpu.msacsr);
  412. BLANK();
  413. OFFSET(VCPU_COP0, kvm_vcpu_arch, cop0);
  414. OFFSET(VCPU_GUEST_KERNEL_ASID, kvm_vcpu_arch, guest_kernel_asid);
  415. OFFSET(VCPU_GUEST_USER_ASID, kvm_vcpu_arch, guest_user_asid);
  416. OFFSET(COP0_TLB_HI, mips_coproc, reg[MIPS_CP0_TLB_HI][0]);
  417. OFFSET(COP0_STATUS, mips_coproc, reg[MIPS_CP0_STATUS][0]);
  418. BLANK();
  419. }
  420. #ifdef CONFIG_MIPS_CPS
  421. void output_cps_defines(void)
  422. {
  423. COMMENT(" MIPS CPS offsets. ");
  424. OFFSET(COREBOOTCFG_VPEMASK, core_boot_config, vpe_mask);
  425. OFFSET(COREBOOTCFG_VPECONFIG, core_boot_config, vpe_config);
  426. DEFINE(COREBOOTCFG_SIZE, sizeof(struct core_boot_config));
  427. OFFSET(VPEBOOTCFG_PC, vpe_boot_config, pc);
  428. OFFSET(VPEBOOTCFG_SP, vpe_boot_config, sp);
  429. OFFSET(VPEBOOTCFG_GP, vpe_boot_config, gp);
  430. DEFINE(VPEBOOTCFG_SIZE, sizeof(struct vpe_boot_config));
  431. }
  432. #endif