irq-msc01.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * Copyright (c) 2004 MIPS Inc
  8. * Author: chris@mips.com
  9. *
  10. * Copyright (C) 2004, 06 Ralf Baechle <ralf@linux-mips.org>
  11. */
  12. #include <linux/interrupt.h>
  13. #include <linux/kernel.h>
  14. #include <linux/sched.h>
  15. #include <linux/kernel_stat.h>
  16. #include <asm/io.h>
  17. #include <asm/irq.h>
  18. #include <asm/msc01_ic.h>
  19. #include <asm/traps.h>
  20. static unsigned long _icctrl_msc;
  21. #define MSC01_IC_REG_BASE _icctrl_msc
  22. #define MSCIC_WRITE(reg, data) do { *(volatile u32 *)(reg) = data; } while (0)
  23. #define MSCIC_READ(reg, data) do { data = *(volatile u32 *)(reg); } while (0)
  24. static unsigned int irq_base;
  25. /* mask off an interrupt */
  26. static inline void mask_msc_irq(struct irq_data *d)
  27. {
  28. unsigned int irq = d->irq;
  29. if (irq < (irq_base + 32))
  30. MSCIC_WRITE(MSC01_IC_DISL, 1<<(irq - irq_base));
  31. else
  32. MSCIC_WRITE(MSC01_IC_DISH, 1<<(irq - irq_base - 32));
  33. }
  34. /* unmask an interrupt */
  35. static inline void unmask_msc_irq(struct irq_data *d)
  36. {
  37. unsigned int irq = d->irq;
  38. if (irq < (irq_base + 32))
  39. MSCIC_WRITE(MSC01_IC_ENAL, 1<<(irq - irq_base));
  40. else
  41. MSCIC_WRITE(MSC01_IC_ENAH, 1<<(irq - irq_base - 32));
  42. }
  43. /*
  44. * Masks and ACKs an IRQ
  45. */
  46. static void level_mask_and_ack_msc_irq(struct irq_data *d)
  47. {
  48. mask_msc_irq(d);
  49. if (!cpu_has_veic)
  50. MSCIC_WRITE(MSC01_IC_EOI, 0);
  51. }
  52. /*
  53. * Masks and ACKs an IRQ
  54. */
  55. static void edge_mask_and_ack_msc_irq(struct irq_data *d)
  56. {
  57. unsigned int irq = d->irq;
  58. mask_msc_irq(d);
  59. if (!cpu_has_veic)
  60. MSCIC_WRITE(MSC01_IC_EOI, 0);
  61. else {
  62. u32 r;
  63. MSCIC_READ(MSC01_IC_SUP+irq*8, r);
  64. MSCIC_WRITE(MSC01_IC_SUP+irq*8, r | ~MSC01_IC_SUP_EDGE_BIT);
  65. MSCIC_WRITE(MSC01_IC_SUP+irq*8, r);
  66. }
  67. }
  68. /*
  69. * Interrupt handler for interrupts coming from SOC-it.
  70. */
  71. void ll_msc_irq(void)
  72. {
  73. unsigned int irq;
  74. /* read the interrupt vector register */
  75. MSCIC_READ(MSC01_IC_VEC, irq);
  76. if (irq < 64)
  77. do_IRQ(irq + irq_base);
  78. else {
  79. /* Ignore spurious interrupt */
  80. }
  81. }
  82. static void msc_bind_eic_interrupt(int irq, int set)
  83. {
  84. MSCIC_WRITE(MSC01_IC_RAMW,
  85. (irq<<MSC01_IC_RAMW_ADDR_SHF) | (set<<MSC01_IC_RAMW_DATA_SHF));
  86. }
  87. static struct irq_chip msc_levelirq_type = {
  88. .name = "SOC-it-Level",
  89. .irq_ack = level_mask_and_ack_msc_irq,
  90. .irq_mask = mask_msc_irq,
  91. .irq_mask_ack = level_mask_and_ack_msc_irq,
  92. .irq_unmask = unmask_msc_irq,
  93. .irq_eoi = unmask_msc_irq,
  94. };
  95. static struct irq_chip msc_edgeirq_type = {
  96. .name = "SOC-it-Edge",
  97. .irq_ack = edge_mask_and_ack_msc_irq,
  98. .irq_mask = mask_msc_irq,
  99. .irq_mask_ack = edge_mask_and_ack_msc_irq,
  100. .irq_unmask = unmask_msc_irq,
  101. .irq_eoi = unmask_msc_irq,
  102. };
  103. void __init init_msc_irqs(unsigned long icubase, unsigned int irqbase, msc_irqmap_t *imp, int nirq)
  104. {
  105. _icctrl_msc = (unsigned long) ioremap(icubase, 0x40000);
  106. /* Reset interrupt controller - initialises all registers to 0 */
  107. MSCIC_WRITE(MSC01_IC_RST, MSC01_IC_RST_RST_BIT);
  108. board_bind_eic_interrupt = &msc_bind_eic_interrupt;
  109. for (; nirq > 0; nirq--, imp++) {
  110. int n = imp->im_irq;
  111. switch (imp->im_type) {
  112. case MSC01_IRQ_EDGE:
  113. irq_set_chip_and_handler_name(irqbase + n,
  114. &msc_edgeirq_type,
  115. handle_edge_irq,
  116. "edge");
  117. if (cpu_has_veic)
  118. MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT);
  119. else
  120. MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT | imp->im_lvl);
  121. break;
  122. case MSC01_IRQ_LEVEL:
  123. irq_set_chip_and_handler_name(irqbase + n,
  124. &msc_levelirq_type,
  125. handle_level_irq,
  126. "level");
  127. if (cpu_has_veic)
  128. MSCIC_WRITE(MSC01_IC_SUP+n*8, 0);
  129. else
  130. MSCIC_WRITE(MSC01_IC_SUP+n*8, imp->im_lvl);
  131. }
  132. }
  133. irq_base = irqbase;
  134. MSCIC_WRITE(MSC01_IC_GENA, MSC01_IC_GENA_GENA_BIT); /* Enable interrupt generation */
  135. }