octeon_switch.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995, 1996, 1998, 1999, 2002, 2003 Ralf Baechle
  7. * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
  8. * Copyright (C) 1994, 1995, 1996, by Andreas Busse
  9. * Copyright (C) 1999 Silicon Graphics, Inc.
  10. * Copyright (C) 2000 MIPS Technologies, Inc.
  11. * written by Carsten Langgaard, carstenl@mips.com
  12. */
  13. #define USE_ALTERNATE_RESUME_IMPL 1
  14. .set push
  15. .set arch=mips64r2
  16. #include "r4k_switch.S"
  17. .set pop
  18. /*
  19. * task_struct *resume(task_struct *prev, task_struct *next,
  20. * struct thread_info *next_ti)
  21. */
  22. .align 7
  23. LEAF(resume)
  24. .set arch=octeon
  25. mfc0 t1, CP0_STATUS
  26. LONG_S t1, THREAD_STATUS(a0)
  27. cpu_save_nonscratch a0
  28. LONG_S ra, THREAD_REG31(a0)
  29. #if CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
  30. /* Check if we need to store CVMSEG state */
  31. dmfc0 t0, $11,7 /* CvmMemCtl */
  32. bbit0 t0, 6, 3f /* Is user access enabled? */
  33. /* Store the CVMSEG state */
  34. /* Extract the size of CVMSEG */
  35. andi t0, 0x3f
  36. /* Multiply * (cache line size/sizeof(long)/2) */
  37. sll t0, 7-LONGLOG-1
  38. li t1, -32768 /* Base address of CVMSEG */
  39. LONG_ADDI t2, a0, THREAD_CVMSEG /* Where to store CVMSEG to */
  40. synciobdma
  41. 2:
  42. .set noreorder
  43. LONG_L t8, 0(t1) /* Load from CVMSEG */
  44. subu t0, 1 /* Decrement loop var */
  45. LONG_L t9, LONGSIZE(t1)/* Load from CVMSEG */
  46. LONG_ADDU t1, LONGSIZE*2 /* Increment loc in CVMSEG */
  47. LONG_S t8, 0(t2) /* Store CVMSEG to thread storage */
  48. LONG_ADDU t2, LONGSIZE*2 /* Increment loc in thread storage */
  49. bnez t0, 2b /* Loop until we've copied it all */
  50. LONG_S t9, -LONGSIZE(t2)/* Store CVMSEG to thread storage */
  51. .set reorder
  52. /* Disable access to CVMSEG */
  53. dmfc0 t0, $11,7 /* CvmMemCtl */
  54. xori t0, t0, 0x40 /* Bit 6 is CVMSEG user enable */
  55. dmtc0 t0, $11,7 /* CvmMemCtl */
  56. #endif
  57. 3:
  58. #if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
  59. PTR_LA t8, __stack_chk_guard
  60. LONG_L t9, TASK_STACK_CANARY(a1)
  61. LONG_S t9, 0(t8)
  62. #endif
  63. /*
  64. * The order of restoring the registers takes care of the race
  65. * updating $28, $29 and kernelsp without disabling ints.
  66. */
  67. move $28, a2
  68. cpu_restore_nonscratch a1
  69. PTR_ADDU t0, $28, _THREAD_SIZE - 32
  70. set_saved_sp t0, t1, t2
  71. mfc0 t1, CP0_STATUS /* Do we really need this? */
  72. li a3, 0xff01
  73. and t1, a3
  74. LONG_L a2, THREAD_STATUS(a1)
  75. nor a3, $0, a3
  76. and a2, a3
  77. or a2, t1
  78. mtc0 a2, CP0_STATUS
  79. move v0, a0
  80. jr ra
  81. END(resume)
  82. /*
  83. * void octeon_cop2_save(struct octeon_cop2_state *a0)
  84. */
  85. .align 7
  86. .set push
  87. .set noreorder
  88. LEAF(octeon_cop2_save)
  89. dmfc0 t9, $9,7 /* CvmCtl register. */
  90. /* Save the COP2 CRC state */
  91. dmfc2 t0, 0x0201
  92. dmfc2 t1, 0x0202
  93. dmfc2 t2, 0x0200
  94. sd t0, OCTEON_CP2_CRC_IV(a0)
  95. sd t1, OCTEON_CP2_CRC_LENGTH(a0)
  96. /* Skip next instructions if CvmCtl[NODFA_CP2] set */
  97. bbit1 t9, 28, 1f
  98. sd t2, OCTEON_CP2_CRC_POLY(a0)
  99. /* Save the LLM state */
  100. dmfc2 t0, 0x0402
  101. dmfc2 t1, 0x040A
  102. sd t0, OCTEON_CP2_LLM_DAT(a0)
  103. 1: bbit1 t9, 26, 3f /* done if CvmCtl[NOCRYPTO] set */
  104. sd t1, OCTEON_CP2_LLM_DAT+8(a0)
  105. /* Save the COP2 crypto state */
  106. /* this part is mostly common to both pass 1 and later revisions */
  107. dmfc2 t0, 0x0084
  108. dmfc2 t1, 0x0080
  109. dmfc2 t2, 0x0081
  110. dmfc2 t3, 0x0082
  111. sd t0, OCTEON_CP2_3DES_IV(a0)
  112. dmfc2 t0, 0x0088
  113. sd t1, OCTEON_CP2_3DES_KEY(a0)
  114. dmfc2 t1, 0x0111 /* only necessary for pass 1 */
  115. sd t2, OCTEON_CP2_3DES_KEY+8(a0)
  116. dmfc2 t2, 0x0102
  117. sd t3, OCTEON_CP2_3DES_KEY+16(a0)
  118. dmfc2 t3, 0x0103
  119. sd t0, OCTEON_CP2_3DES_RESULT(a0)
  120. dmfc2 t0, 0x0104
  121. sd t1, OCTEON_CP2_AES_INP0(a0) /* only necessary for pass 1 */
  122. dmfc2 t1, 0x0105
  123. sd t2, OCTEON_CP2_AES_IV(a0)
  124. dmfc2 t2, 0x0106
  125. sd t3, OCTEON_CP2_AES_IV+8(a0)
  126. dmfc2 t3, 0x0107
  127. sd t0, OCTEON_CP2_AES_KEY(a0)
  128. dmfc2 t0, 0x0110
  129. sd t1, OCTEON_CP2_AES_KEY+8(a0)
  130. dmfc2 t1, 0x0100
  131. sd t2, OCTEON_CP2_AES_KEY+16(a0)
  132. dmfc2 t2, 0x0101
  133. sd t3, OCTEON_CP2_AES_KEY+24(a0)
  134. mfc0 v0, $15,0 /* Get the processor ID register */
  135. sd t0, OCTEON_CP2_AES_KEYLEN(a0)
  136. li v1, 0x000d0000 /* This is the processor ID of Octeon Pass1 */
  137. sd t1, OCTEON_CP2_AES_RESULT(a0)
  138. /* Skip to the Pass1 version of the remainder of the COP2 state */
  139. beq v0, v1, 2f
  140. sd t2, OCTEON_CP2_AES_RESULT+8(a0)
  141. /* the non-pass1 state when !CvmCtl[NOCRYPTO] */
  142. dmfc2 t1, 0x0240
  143. dmfc2 t2, 0x0241
  144. ori v1, v1, 0x9500 /* lowest OCTEON III PrId*/
  145. dmfc2 t3, 0x0242
  146. subu v1, v0, v1 /* prid - lowest OCTEON III PrId */
  147. dmfc2 t0, 0x0243
  148. sd t1, OCTEON_CP2_HSH_DATW(a0)
  149. dmfc2 t1, 0x0244
  150. sd t2, OCTEON_CP2_HSH_DATW+8(a0)
  151. dmfc2 t2, 0x0245
  152. sd t3, OCTEON_CP2_HSH_DATW+16(a0)
  153. dmfc2 t3, 0x0246
  154. sd t0, OCTEON_CP2_HSH_DATW+24(a0)
  155. dmfc2 t0, 0x0247
  156. sd t1, OCTEON_CP2_HSH_DATW+32(a0)
  157. dmfc2 t1, 0x0248
  158. sd t2, OCTEON_CP2_HSH_DATW+40(a0)
  159. dmfc2 t2, 0x0249
  160. sd t3, OCTEON_CP2_HSH_DATW+48(a0)
  161. dmfc2 t3, 0x024A
  162. sd t0, OCTEON_CP2_HSH_DATW+56(a0)
  163. dmfc2 t0, 0x024B
  164. sd t1, OCTEON_CP2_HSH_DATW+64(a0)
  165. dmfc2 t1, 0x024C
  166. sd t2, OCTEON_CP2_HSH_DATW+72(a0)
  167. dmfc2 t2, 0x024D
  168. sd t3, OCTEON_CP2_HSH_DATW+80(a0)
  169. dmfc2 t3, 0x024E
  170. sd t0, OCTEON_CP2_HSH_DATW+88(a0)
  171. dmfc2 t0, 0x0250
  172. sd t1, OCTEON_CP2_HSH_DATW+96(a0)
  173. dmfc2 t1, 0x0251
  174. sd t2, OCTEON_CP2_HSH_DATW+104(a0)
  175. dmfc2 t2, 0x0252
  176. sd t3, OCTEON_CP2_HSH_DATW+112(a0)
  177. dmfc2 t3, 0x0253
  178. sd t0, OCTEON_CP2_HSH_IVW(a0)
  179. dmfc2 t0, 0x0254
  180. sd t1, OCTEON_CP2_HSH_IVW+8(a0)
  181. dmfc2 t1, 0x0255
  182. sd t2, OCTEON_CP2_HSH_IVW+16(a0)
  183. dmfc2 t2, 0x0256
  184. sd t3, OCTEON_CP2_HSH_IVW+24(a0)
  185. dmfc2 t3, 0x0257
  186. sd t0, OCTEON_CP2_HSH_IVW+32(a0)
  187. dmfc2 t0, 0x0258
  188. sd t1, OCTEON_CP2_HSH_IVW+40(a0)
  189. dmfc2 t1, 0x0259
  190. sd t2, OCTEON_CP2_HSH_IVW+48(a0)
  191. dmfc2 t2, 0x025E
  192. sd t3, OCTEON_CP2_HSH_IVW+56(a0)
  193. dmfc2 t3, 0x025A
  194. sd t0, OCTEON_CP2_GFM_MULT(a0)
  195. dmfc2 t0, 0x025B
  196. sd t1, OCTEON_CP2_GFM_MULT+8(a0)
  197. sd t2, OCTEON_CP2_GFM_POLY(a0)
  198. sd t3, OCTEON_CP2_GFM_RESULT(a0)
  199. bltz v1, 4f
  200. sd t0, OCTEON_CP2_GFM_RESULT+8(a0)
  201. /* OCTEON III things*/
  202. dmfc2 t0, 0x024F
  203. dmfc2 t1, 0x0050
  204. sd t0, OCTEON_CP2_SHA3(a0)
  205. sd t1, OCTEON_CP2_SHA3+8(a0)
  206. 4:
  207. jr ra
  208. nop
  209. 2: /* pass 1 special stuff when !CvmCtl[NOCRYPTO] */
  210. dmfc2 t3, 0x0040
  211. dmfc2 t0, 0x0041
  212. dmfc2 t1, 0x0042
  213. dmfc2 t2, 0x0043
  214. sd t3, OCTEON_CP2_HSH_DATW(a0)
  215. dmfc2 t3, 0x0044
  216. sd t0, OCTEON_CP2_HSH_DATW+8(a0)
  217. dmfc2 t0, 0x0045
  218. sd t1, OCTEON_CP2_HSH_DATW+16(a0)
  219. dmfc2 t1, 0x0046
  220. sd t2, OCTEON_CP2_HSH_DATW+24(a0)
  221. dmfc2 t2, 0x0048
  222. sd t3, OCTEON_CP2_HSH_DATW+32(a0)
  223. dmfc2 t3, 0x0049
  224. sd t0, OCTEON_CP2_HSH_DATW+40(a0)
  225. dmfc2 t0, 0x004A
  226. sd t1, OCTEON_CP2_HSH_DATW+48(a0)
  227. sd t2, OCTEON_CP2_HSH_IVW(a0)
  228. sd t3, OCTEON_CP2_HSH_IVW+8(a0)
  229. sd t0, OCTEON_CP2_HSH_IVW+16(a0)
  230. 3: /* pass 1 or CvmCtl[NOCRYPTO] set */
  231. jr ra
  232. nop
  233. END(octeon_cop2_save)
  234. .set pop
  235. /*
  236. * void octeon_cop2_restore(struct octeon_cop2_state *a0)
  237. */
  238. .align 7
  239. .set push
  240. .set noreorder
  241. LEAF(octeon_cop2_restore)
  242. /* First cache line was prefetched before the call */
  243. pref 4, 128(a0)
  244. dmfc0 t9, $9,7 /* CvmCtl register. */
  245. pref 4, 256(a0)
  246. ld t0, OCTEON_CP2_CRC_IV(a0)
  247. pref 4, 384(a0)
  248. ld t1, OCTEON_CP2_CRC_LENGTH(a0)
  249. ld t2, OCTEON_CP2_CRC_POLY(a0)
  250. /* Restore the COP2 CRC state */
  251. dmtc2 t0, 0x0201
  252. dmtc2 t1, 0x1202
  253. bbit1 t9, 28, 2f /* Skip LLM if CvmCtl[NODFA_CP2] is set */
  254. dmtc2 t2, 0x4200
  255. /* Restore the LLM state */
  256. ld t0, OCTEON_CP2_LLM_DAT(a0)
  257. ld t1, OCTEON_CP2_LLM_DAT+8(a0)
  258. dmtc2 t0, 0x0402
  259. dmtc2 t1, 0x040A
  260. 2:
  261. bbit1 t9, 26, done_restore /* done if CvmCtl[NOCRYPTO] set */
  262. nop
  263. /* Restore the COP2 crypto state common to pass 1 and pass 2 */
  264. ld t0, OCTEON_CP2_3DES_IV(a0)
  265. ld t1, OCTEON_CP2_3DES_KEY(a0)
  266. ld t2, OCTEON_CP2_3DES_KEY+8(a0)
  267. dmtc2 t0, 0x0084
  268. ld t0, OCTEON_CP2_3DES_KEY+16(a0)
  269. dmtc2 t1, 0x0080
  270. ld t1, OCTEON_CP2_3DES_RESULT(a0)
  271. dmtc2 t2, 0x0081
  272. ld t2, OCTEON_CP2_AES_INP0(a0) /* only really needed for pass 1 */
  273. dmtc2 t0, 0x0082
  274. ld t0, OCTEON_CP2_AES_IV(a0)
  275. dmtc2 t1, 0x0098
  276. ld t1, OCTEON_CP2_AES_IV+8(a0)
  277. dmtc2 t2, 0x010A /* only really needed for pass 1 */
  278. ld t2, OCTEON_CP2_AES_KEY(a0)
  279. dmtc2 t0, 0x0102
  280. ld t0, OCTEON_CP2_AES_KEY+8(a0)
  281. dmtc2 t1, 0x0103
  282. ld t1, OCTEON_CP2_AES_KEY+16(a0)
  283. dmtc2 t2, 0x0104
  284. ld t2, OCTEON_CP2_AES_KEY+24(a0)
  285. dmtc2 t0, 0x0105
  286. ld t0, OCTEON_CP2_AES_KEYLEN(a0)
  287. dmtc2 t1, 0x0106
  288. ld t1, OCTEON_CP2_AES_RESULT(a0)
  289. dmtc2 t2, 0x0107
  290. ld t2, OCTEON_CP2_AES_RESULT+8(a0)
  291. mfc0 t3, $15,0 /* Get the processor ID register */
  292. dmtc2 t0, 0x0110
  293. li v0, 0x000d0000 /* This is the processor ID of Octeon Pass1 */
  294. dmtc2 t1, 0x0100
  295. bne v0, t3, 3f /* Skip the next stuff for non-pass1 */
  296. dmtc2 t2, 0x0101
  297. /* this code is specific for pass 1 */
  298. ld t0, OCTEON_CP2_HSH_DATW(a0)
  299. ld t1, OCTEON_CP2_HSH_DATW+8(a0)
  300. ld t2, OCTEON_CP2_HSH_DATW+16(a0)
  301. dmtc2 t0, 0x0040
  302. ld t0, OCTEON_CP2_HSH_DATW+24(a0)
  303. dmtc2 t1, 0x0041
  304. ld t1, OCTEON_CP2_HSH_DATW+32(a0)
  305. dmtc2 t2, 0x0042
  306. ld t2, OCTEON_CP2_HSH_DATW+40(a0)
  307. dmtc2 t0, 0x0043
  308. ld t0, OCTEON_CP2_HSH_DATW+48(a0)
  309. dmtc2 t1, 0x0044
  310. ld t1, OCTEON_CP2_HSH_IVW(a0)
  311. dmtc2 t2, 0x0045
  312. ld t2, OCTEON_CP2_HSH_IVW+8(a0)
  313. dmtc2 t0, 0x0046
  314. ld t0, OCTEON_CP2_HSH_IVW+16(a0)
  315. dmtc2 t1, 0x0048
  316. dmtc2 t2, 0x0049
  317. b done_restore /* unconditional branch */
  318. dmtc2 t0, 0x004A
  319. 3: /* this is post-pass1 code */
  320. ld t2, OCTEON_CP2_HSH_DATW(a0)
  321. ori v0, v0, 0x9500 /* lowest OCTEON III PrId*/
  322. ld t0, OCTEON_CP2_HSH_DATW+8(a0)
  323. ld t1, OCTEON_CP2_HSH_DATW+16(a0)
  324. dmtc2 t2, 0x0240
  325. ld t2, OCTEON_CP2_HSH_DATW+24(a0)
  326. dmtc2 t0, 0x0241
  327. ld t0, OCTEON_CP2_HSH_DATW+32(a0)
  328. dmtc2 t1, 0x0242
  329. ld t1, OCTEON_CP2_HSH_DATW+40(a0)
  330. dmtc2 t2, 0x0243
  331. ld t2, OCTEON_CP2_HSH_DATW+48(a0)
  332. dmtc2 t0, 0x0244
  333. ld t0, OCTEON_CP2_HSH_DATW+56(a0)
  334. dmtc2 t1, 0x0245
  335. ld t1, OCTEON_CP2_HSH_DATW+64(a0)
  336. dmtc2 t2, 0x0246
  337. ld t2, OCTEON_CP2_HSH_DATW+72(a0)
  338. dmtc2 t0, 0x0247
  339. ld t0, OCTEON_CP2_HSH_DATW+80(a0)
  340. dmtc2 t1, 0x0248
  341. ld t1, OCTEON_CP2_HSH_DATW+88(a0)
  342. dmtc2 t2, 0x0249
  343. ld t2, OCTEON_CP2_HSH_DATW+96(a0)
  344. dmtc2 t0, 0x024A
  345. ld t0, OCTEON_CP2_HSH_DATW+104(a0)
  346. dmtc2 t1, 0x024B
  347. ld t1, OCTEON_CP2_HSH_DATW+112(a0)
  348. dmtc2 t2, 0x024C
  349. ld t2, OCTEON_CP2_HSH_IVW(a0)
  350. dmtc2 t0, 0x024D
  351. ld t0, OCTEON_CP2_HSH_IVW+8(a0)
  352. dmtc2 t1, 0x024E
  353. ld t1, OCTEON_CP2_HSH_IVW+16(a0)
  354. dmtc2 t2, 0x0250
  355. ld t2, OCTEON_CP2_HSH_IVW+24(a0)
  356. dmtc2 t0, 0x0251
  357. ld t0, OCTEON_CP2_HSH_IVW+32(a0)
  358. dmtc2 t1, 0x0252
  359. ld t1, OCTEON_CP2_HSH_IVW+40(a0)
  360. dmtc2 t2, 0x0253
  361. ld t2, OCTEON_CP2_HSH_IVW+48(a0)
  362. dmtc2 t0, 0x0254
  363. ld t0, OCTEON_CP2_HSH_IVW+56(a0)
  364. dmtc2 t1, 0x0255
  365. ld t1, OCTEON_CP2_GFM_MULT(a0)
  366. dmtc2 t2, 0x0256
  367. ld t2, OCTEON_CP2_GFM_MULT+8(a0)
  368. dmtc2 t0, 0x0257
  369. ld t0, OCTEON_CP2_GFM_POLY(a0)
  370. dmtc2 t1, 0x0258
  371. ld t1, OCTEON_CP2_GFM_RESULT(a0)
  372. dmtc2 t2, 0x0259
  373. ld t2, OCTEON_CP2_GFM_RESULT+8(a0)
  374. dmtc2 t0, 0x025E
  375. subu v0, t3, v0 /* prid - lowest OCTEON III PrId */
  376. dmtc2 t1, 0x025A
  377. bltz v0, done_restore
  378. dmtc2 t2, 0x025B
  379. /* OCTEON III things*/
  380. ld t0, OCTEON_CP2_SHA3(a0)
  381. ld t1, OCTEON_CP2_SHA3+8(a0)
  382. dmtc2 t0, 0x0051
  383. dmtc2 t1, 0x0050
  384. done_restore:
  385. jr ra
  386. nop
  387. END(octeon_cop2_restore)
  388. .set pop
  389. /*
  390. * void octeon_mult_save()
  391. * sp is assumed to point to a struct pt_regs
  392. *
  393. * NOTE: This is called in SAVE_TEMP in stackframe.h. It can
  394. * safely modify v1,k0, k1,$10-$15, and $24. It will
  395. * be overwritten with a processor specific version of the code.
  396. */
  397. .p2align 7
  398. .set push
  399. .set noreorder
  400. LEAF(octeon_mult_save)
  401. jr ra
  402. nop
  403. .space 30 * 4, 0
  404. octeon_mult_save_end:
  405. EXPORT(octeon_mult_save_end)
  406. END(octeon_mult_save)
  407. LEAF(octeon_mult_save2)
  408. /* Save the multiplier state OCTEON II and earlier*/
  409. v3mulu k0, $0, $0
  410. v3mulu k1, $0, $0
  411. sd k0, PT_MTP(sp) /* PT_MTP has P0 */
  412. v3mulu k0, $0, $0
  413. sd k1, PT_MTP+8(sp) /* PT_MTP+8 has P1 */
  414. ori k1, $0, 1
  415. v3mulu k1, k1, $0
  416. sd k0, PT_MTP+16(sp) /* PT_MTP+16 has P2 */
  417. v3mulu k0, $0, $0
  418. sd k1, PT_MPL(sp) /* PT_MPL has MPL0 */
  419. v3mulu k1, $0, $0
  420. sd k0, PT_MPL+8(sp) /* PT_MPL+8 has MPL1 */
  421. jr ra
  422. sd k1, PT_MPL+16(sp) /* PT_MPL+16 has MPL2 */
  423. octeon_mult_save2_end:
  424. EXPORT(octeon_mult_save2_end)
  425. END(octeon_mult_save2)
  426. LEAF(octeon_mult_save3)
  427. /* Save the multiplier state OCTEON III */
  428. v3mulu $10, $0, $0 /* read P0 */
  429. v3mulu $11, $0, $0 /* read P1 */
  430. v3mulu $12, $0, $0 /* read P2 */
  431. sd $10, PT_MTP+(0*8)(sp) /* store P0 */
  432. v3mulu $10, $0, $0 /* read P3 */
  433. sd $11, PT_MTP+(1*8)(sp) /* store P1 */
  434. v3mulu $11, $0, $0 /* read P4 */
  435. sd $12, PT_MTP+(2*8)(sp) /* store P2 */
  436. ori $13, $0, 1
  437. v3mulu $12, $0, $0 /* read P5 */
  438. sd $10, PT_MTP+(3*8)(sp) /* store P3 */
  439. v3mulu $13, $13, $0 /* P4-P0 = MPL5-MPL1, $13 = MPL0 */
  440. sd $11, PT_MTP+(4*8)(sp) /* store P4 */
  441. v3mulu $10, $0, $0 /* read MPL1 */
  442. sd $12, PT_MTP+(5*8)(sp) /* store P5 */
  443. v3mulu $11, $0, $0 /* read MPL2 */
  444. sd $13, PT_MPL+(0*8)(sp) /* store MPL0 */
  445. v3mulu $12, $0, $0 /* read MPL3 */
  446. sd $10, PT_MPL+(1*8)(sp) /* store MPL1 */
  447. v3mulu $10, $0, $0 /* read MPL4 */
  448. sd $11, PT_MPL+(2*8)(sp) /* store MPL2 */
  449. v3mulu $11, $0, $0 /* read MPL5 */
  450. sd $12, PT_MPL+(3*8)(sp) /* store MPL3 */
  451. sd $10, PT_MPL+(4*8)(sp) /* store MPL4 */
  452. jr ra
  453. sd $11, PT_MPL+(5*8)(sp) /* store MPL5 */
  454. octeon_mult_save3_end:
  455. EXPORT(octeon_mult_save3_end)
  456. END(octeon_mult_save3)
  457. .set pop
  458. /*
  459. * void octeon_mult_restore()
  460. * sp is assumed to point to a struct pt_regs
  461. *
  462. * NOTE: This is called in RESTORE_TEMP in stackframe.h.
  463. */
  464. .p2align 7
  465. .set push
  466. .set noreorder
  467. LEAF(octeon_mult_restore)
  468. jr ra
  469. nop
  470. .space 30 * 4, 0
  471. octeon_mult_restore_end:
  472. EXPORT(octeon_mult_restore_end)
  473. END(octeon_mult_restore)
  474. LEAF(octeon_mult_restore2)
  475. ld v0, PT_MPL(sp) /* MPL0 */
  476. ld v1, PT_MPL+8(sp) /* MPL1 */
  477. ld k0, PT_MPL+16(sp) /* MPL2 */
  478. /* Restore the multiplier state */
  479. ld k1, PT_MTP+16(sp) /* P2 */
  480. mtm0 v0 /* MPL0 */
  481. ld v0, PT_MTP+8(sp) /* P1 */
  482. mtm1 v1 /* MPL1 */
  483. ld v1, PT_MTP(sp) /* P0 */
  484. mtm2 k0 /* MPL2 */
  485. mtp2 k1 /* P2 */
  486. mtp1 v0 /* P1 */
  487. jr ra
  488. mtp0 v1 /* P0 */
  489. octeon_mult_restore2_end:
  490. EXPORT(octeon_mult_restore2_end)
  491. END(octeon_mult_restore2)
  492. LEAF(octeon_mult_restore3)
  493. ld $12, PT_MPL+(0*8)(sp) /* read MPL0 */
  494. ld $13, PT_MPL+(3*8)(sp) /* read MPL3 */
  495. ld $10, PT_MPL+(1*8)(sp) /* read MPL1 */
  496. ld $11, PT_MPL+(4*8)(sp) /* read MPL4 */
  497. .word 0x718d0008
  498. /* mtm0 $12, $13 restore MPL0 and MPL3 */
  499. ld $12, PT_MPL+(2*8)(sp) /* read MPL2 */
  500. .word 0x714b000c
  501. /* mtm1 $10, $11 restore MPL1 and MPL4 */
  502. ld $13, PT_MPL+(5*8)(sp) /* read MPL5 */
  503. ld $10, PT_MTP+(0*8)(sp) /* read P0 */
  504. ld $11, PT_MTP+(3*8)(sp) /* read P3 */
  505. .word 0x718d000d
  506. /* mtm2 $12, $13 restore MPL2 and MPL5 */
  507. ld $12, PT_MTP+(1*8)(sp) /* read P1 */
  508. .word 0x714b0009
  509. /* mtp0 $10, $11 restore P0 and P3 */
  510. ld $13, PT_MTP+(4*8)(sp) /* read P4 */
  511. ld $10, PT_MTP+(2*8)(sp) /* read P2 */
  512. ld $11, PT_MTP+(5*8)(sp) /* read P5 */
  513. .word 0x718d000a
  514. /* mtp1 $12, $13 restore P1 and P4 */
  515. jr ra
  516. .word 0x714b000b
  517. /* mtp2 $10, $11 restore P2 and P5 */
  518. octeon_mult_restore3_end:
  519. EXPORT(octeon_mult_restore3_end)
  520. END(octeon_mult_restore3)
  521. .set pop