time.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * OpenRISC time.c
  3. *
  4. * Linux architectural port borrowing liberally from similar works of
  5. * others. All original copyrights apply as per the original source
  6. * declaration.
  7. *
  8. * Modifications for the OpenRISC architecture:
  9. * Copyright (C) 2010-2011 Jonas Bonn <jonas@southpole.se>
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/time.h>
  18. #include <linux/timex.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/ftrace.h>
  21. #include <linux/clocksource.h>
  22. #include <linux/clockchips.h>
  23. #include <linux/irq.h>
  24. #include <linux/io.h>
  25. #include <asm/cpuinfo.h>
  26. static int openrisc_timer_set_next_event(unsigned long delta,
  27. struct clock_event_device *dev)
  28. {
  29. u32 c;
  30. /* Read 32-bit counter value, add delta, mask off the low 28 bits.
  31. * We're guaranteed delta won't be bigger than 28 bits because the
  32. * generic timekeeping code ensures that for us.
  33. */
  34. c = mfspr(SPR_TTCR);
  35. c += delta;
  36. c &= SPR_TTMR_TP;
  37. /* Set counter and enable interrupt.
  38. * Keep timer in continuous mode always.
  39. */
  40. mtspr(SPR_TTMR, SPR_TTMR_CR | SPR_TTMR_IE | c);
  41. return 0;
  42. }
  43. /* This is the clock event device based on the OR1K tick timer.
  44. * As the timer is being used as a continuous clock-source (required for HR
  45. * timers) we cannot enable the PERIODIC feature. The tick timer can run using
  46. * one-shot events, so no problem.
  47. */
  48. static struct clock_event_device clockevent_openrisc_timer = {
  49. .name = "openrisc_timer_clockevent",
  50. .features = CLOCK_EVT_FEAT_ONESHOT,
  51. .rating = 300,
  52. .set_next_event = openrisc_timer_set_next_event,
  53. };
  54. static inline void timer_ack(void)
  55. {
  56. /* Clear the IP bit and disable further interrupts */
  57. /* This can be done very simply... we just need to keep the timer
  58. running, so just maintain the CR bits while clearing the rest
  59. of the register
  60. */
  61. mtspr(SPR_TTMR, SPR_TTMR_CR);
  62. }
  63. /*
  64. * The timer interrupt is mostly handled in generic code nowadays... this
  65. * function just acknowledges the interrupt and fires the event handler that
  66. * has been set on the clockevent device by the generic time management code.
  67. *
  68. * This function needs to be called by the timer exception handler and that's
  69. * all the exception handler needs to do.
  70. */
  71. irqreturn_t __irq_entry timer_interrupt(struct pt_regs *regs)
  72. {
  73. struct pt_regs *old_regs = set_irq_regs(regs);
  74. struct clock_event_device *evt = &clockevent_openrisc_timer;
  75. timer_ack();
  76. /*
  77. * update_process_times() expects us to have called irq_enter().
  78. */
  79. irq_enter();
  80. evt->event_handler(evt);
  81. irq_exit();
  82. set_irq_regs(old_regs);
  83. return IRQ_HANDLED;
  84. }
  85. static __init void openrisc_clockevent_init(void)
  86. {
  87. clockevent_openrisc_timer.cpumask = cpumask_of(0);
  88. /* We only have 28 bits */
  89. clockevents_config_and_register(&clockevent_openrisc_timer,
  90. cpuinfo.clock_frequency,
  91. 100, 0x0fffffff);
  92. }
  93. /**
  94. * Clocksource: Based on OpenRISC timer/counter
  95. *
  96. * This sets up the OpenRISC Tick Timer as a clock source. The tick timer
  97. * is 32 bits wide and runs at the CPU clock frequency.
  98. */
  99. static cycle_t openrisc_timer_read(struct clocksource *cs)
  100. {
  101. return (cycle_t) mfspr(SPR_TTCR);
  102. }
  103. static struct clocksource openrisc_timer = {
  104. .name = "openrisc_timer",
  105. .rating = 200,
  106. .read = openrisc_timer_read,
  107. .mask = CLOCKSOURCE_MASK(32),
  108. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  109. };
  110. static int __init openrisc_timer_init(void)
  111. {
  112. if (clocksource_register_hz(&openrisc_timer, cpuinfo.clock_frequency))
  113. panic("failed to register clocksource");
  114. /* Enable the incrementer: 'continuous' mode with interrupt disabled */
  115. mtspr(SPR_TTMR, SPR_TTMR_CR);
  116. return 0;
  117. }
  118. void __init time_init(void)
  119. {
  120. u32 upr;
  121. upr = mfspr(SPR_UPR);
  122. if (!(upr & SPR_UPR_TTP))
  123. panic("Linux not supported on devices without tick timer");
  124. openrisc_timer_init();
  125. openrisc_clockevent_init();
  126. }