cputable.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197
  1. /*
  2. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  3. *
  4. * Modifications for ppc64:
  5. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/threads.h>
  15. #include <linux/init.h>
  16. #include <linux/export.h>
  17. #include <asm/oprofile_impl.h>
  18. #include <asm/cputable.h>
  19. #include <asm/prom.h> /* for PTRRELOC on ARCH=ppc */
  20. #include <asm/mmu.h>
  21. #include <asm/setup.h>
  22. struct cpu_spec* cur_cpu_spec = NULL;
  23. EXPORT_SYMBOL(cur_cpu_spec);
  24. /* The platform string corresponding to the real PVR */
  25. const char *powerpc_base_platform;
  26. /* NOTE:
  27. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  28. * the responsibility of the appropriate CPU save/restore functions to
  29. * eventually copy these settings over. Those save/restore aren't yet
  30. * part of the cputable though. That has to be fixed for both ppc32
  31. * and ppc64
  32. */
  33. #ifdef CONFIG_PPC32
  34. extern void __setup_cpu_e200(unsigned long offset, struct cpu_spec* spec);
  35. extern void __setup_cpu_e500v1(unsigned long offset, struct cpu_spec* spec);
  36. extern void __setup_cpu_e500v2(unsigned long offset, struct cpu_spec* spec);
  37. extern void __setup_cpu_e500mc(unsigned long offset, struct cpu_spec* spec);
  38. extern void __setup_cpu_440ep(unsigned long offset, struct cpu_spec* spec);
  39. extern void __setup_cpu_440epx(unsigned long offset, struct cpu_spec* spec);
  40. extern void __setup_cpu_440gx(unsigned long offset, struct cpu_spec* spec);
  41. extern void __setup_cpu_440grx(unsigned long offset, struct cpu_spec* spec);
  42. extern void __setup_cpu_440spe(unsigned long offset, struct cpu_spec* spec);
  43. extern void __setup_cpu_440x5(unsigned long offset, struct cpu_spec* spec);
  44. extern void __setup_cpu_460ex(unsigned long offset, struct cpu_spec* spec);
  45. extern void __setup_cpu_460gt(unsigned long offset, struct cpu_spec* spec);
  46. extern void __setup_cpu_460sx(unsigned long offset, struct cpu_spec *spec);
  47. extern void __setup_cpu_apm821xx(unsigned long offset, struct cpu_spec *spec);
  48. extern void __setup_cpu_603(unsigned long offset, struct cpu_spec* spec);
  49. extern void __setup_cpu_604(unsigned long offset, struct cpu_spec* spec);
  50. extern void __setup_cpu_750(unsigned long offset, struct cpu_spec* spec);
  51. extern void __setup_cpu_750cx(unsigned long offset, struct cpu_spec* spec);
  52. extern void __setup_cpu_750fx(unsigned long offset, struct cpu_spec* spec);
  53. extern void __setup_cpu_7400(unsigned long offset, struct cpu_spec* spec);
  54. extern void __setup_cpu_7410(unsigned long offset, struct cpu_spec* spec);
  55. extern void __setup_cpu_745x(unsigned long offset, struct cpu_spec* spec);
  56. #endif /* CONFIG_PPC32 */
  57. #ifdef CONFIG_PPC64
  58. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  59. extern void __setup_cpu_ppc970MP(unsigned long offset, struct cpu_spec* spec);
  60. extern void __setup_cpu_pa6t(unsigned long offset, struct cpu_spec* spec);
  61. extern void __setup_cpu_a2(unsigned long offset, struct cpu_spec* spec);
  62. extern void __restore_cpu_pa6t(void);
  63. extern void __restore_cpu_ppc970(void);
  64. extern void __setup_cpu_power7(unsigned long offset, struct cpu_spec* spec);
  65. extern void __restore_cpu_power7(void);
  66. extern void __setup_cpu_power8(unsigned long offset, struct cpu_spec* spec);
  67. extern void __restore_cpu_power8(void);
  68. extern void __restore_cpu_a2(void);
  69. extern void __flush_tlb_power7(unsigned int action);
  70. extern void __flush_tlb_power8(unsigned int action);
  71. extern long __machine_check_early_realmode_p7(struct pt_regs *regs);
  72. extern long __machine_check_early_realmode_p8(struct pt_regs *regs);
  73. #endif /* CONFIG_PPC64 */
  74. #if defined(CONFIG_E500)
  75. extern void __setup_cpu_e5500(unsigned long offset, struct cpu_spec* spec);
  76. extern void __setup_cpu_e6500(unsigned long offset, struct cpu_spec* spec);
  77. extern void __restore_cpu_e5500(void);
  78. extern void __restore_cpu_e6500(void);
  79. #endif /* CONFIG_E500 */
  80. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  81. * ones as well...
  82. */
  83. #define COMMON_USER (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  84. PPC_FEATURE_HAS_MMU)
  85. #define COMMON_USER_PPC64 (COMMON_USER | PPC_FEATURE_64)
  86. #define COMMON_USER_POWER4 (COMMON_USER_PPC64 | PPC_FEATURE_POWER4)
  87. #define COMMON_USER_POWER5 (COMMON_USER_PPC64 | PPC_FEATURE_POWER5 |\
  88. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  89. #define COMMON_USER_POWER5_PLUS (COMMON_USER_PPC64 | PPC_FEATURE_POWER5_PLUS|\
  90. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  91. #define COMMON_USER_POWER6 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_05 |\
  92. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  93. PPC_FEATURE_TRUE_LE | \
  94. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  95. #define COMMON_USER_POWER7 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  96. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  97. PPC_FEATURE_TRUE_LE | \
  98. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  99. #define COMMON_USER2_POWER7 (PPC_FEATURE2_DSCR)
  100. #define COMMON_USER_POWER8 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  101. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  102. PPC_FEATURE_TRUE_LE | \
  103. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  104. #define COMMON_USER2_POWER8 (PPC_FEATURE2_ARCH_2_07 | \
  105. PPC_FEATURE2_HTM_COMP | \
  106. PPC_FEATURE2_HTM_NOSC_COMP | \
  107. PPC_FEATURE2_DSCR | \
  108. PPC_FEATURE2_ISEL | PPC_FEATURE2_TAR | \
  109. PPC_FEATURE2_VEC_CRYPTO)
  110. #define COMMON_USER_PA6T (COMMON_USER_PPC64 | PPC_FEATURE_PA6T |\
  111. PPC_FEATURE_TRUE_LE | \
  112. PPC_FEATURE_HAS_ALTIVEC_COMP)
  113. #ifdef CONFIG_PPC_BOOK3E_64
  114. #define COMMON_USER_BOOKE (COMMON_USER_PPC64 | PPC_FEATURE_BOOKE)
  115. #else
  116. #define COMMON_USER_BOOKE (PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU | \
  117. PPC_FEATURE_BOOKE)
  118. #endif
  119. static struct cpu_spec __initdata cpu_specs[] = {
  120. #ifdef CONFIG_PPC_BOOK3S_64
  121. { /* Power4 */
  122. .pvr_mask = 0xffff0000,
  123. .pvr_value = 0x00350000,
  124. .cpu_name = "POWER4 (gp)",
  125. .cpu_features = CPU_FTRS_POWER4,
  126. .cpu_user_features = COMMON_USER_POWER4,
  127. .mmu_features = MMU_FTRS_POWER4,
  128. .icache_bsize = 128,
  129. .dcache_bsize = 128,
  130. .num_pmcs = 8,
  131. .pmc_type = PPC_PMC_IBM,
  132. .oprofile_cpu_type = "ppc64/power4",
  133. .oprofile_type = PPC_OPROFILE_POWER4,
  134. .platform = "power4",
  135. },
  136. { /* Power4+ */
  137. .pvr_mask = 0xffff0000,
  138. .pvr_value = 0x00380000,
  139. .cpu_name = "POWER4+ (gq)",
  140. .cpu_features = CPU_FTRS_POWER4,
  141. .cpu_user_features = COMMON_USER_POWER4,
  142. .mmu_features = MMU_FTRS_POWER4,
  143. .icache_bsize = 128,
  144. .dcache_bsize = 128,
  145. .num_pmcs = 8,
  146. .pmc_type = PPC_PMC_IBM,
  147. .oprofile_cpu_type = "ppc64/power4",
  148. .oprofile_type = PPC_OPROFILE_POWER4,
  149. .platform = "power4",
  150. },
  151. { /* PPC970 */
  152. .pvr_mask = 0xffff0000,
  153. .pvr_value = 0x00390000,
  154. .cpu_name = "PPC970",
  155. .cpu_features = CPU_FTRS_PPC970,
  156. .cpu_user_features = COMMON_USER_POWER4 |
  157. PPC_FEATURE_HAS_ALTIVEC_COMP,
  158. .mmu_features = MMU_FTRS_PPC970,
  159. .icache_bsize = 128,
  160. .dcache_bsize = 128,
  161. .num_pmcs = 8,
  162. .pmc_type = PPC_PMC_IBM,
  163. .cpu_setup = __setup_cpu_ppc970,
  164. .cpu_restore = __restore_cpu_ppc970,
  165. .oprofile_cpu_type = "ppc64/970",
  166. .oprofile_type = PPC_OPROFILE_POWER4,
  167. .platform = "ppc970",
  168. },
  169. { /* PPC970FX */
  170. .pvr_mask = 0xffff0000,
  171. .pvr_value = 0x003c0000,
  172. .cpu_name = "PPC970FX",
  173. .cpu_features = CPU_FTRS_PPC970,
  174. .cpu_user_features = COMMON_USER_POWER4 |
  175. PPC_FEATURE_HAS_ALTIVEC_COMP,
  176. .mmu_features = MMU_FTRS_PPC970,
  177. .icache_bsize = 128,
  178. .dcache_bsize = 128,
  179. .num_pmcs = 8,
  180. .pmc_type = PPC_PMC_IBM,
  181. .cpu_setup = __setup_cpu_ppc970,
  182. .cpu_restore = __restore_cpu_ppc970,
  183. .oprofile_cpu_type = "ppc64/970",
  184. .oprofile_type = PPC_OPROFILE_POWER4,
  185. .platform = "ppc970",
  186. },
  187. { /* PPC970MP DD1.0 - no DEEPNAP, use regular 970 init */
  188. .pvr_mask = 0xffffffff,
  189. .pvr_value = 0x00440100,
  190. .cpu_name = "PPC970MP",
  191. .cpu_features = CPU_FTRS_PPC970,
  192. .cpu_user_features = COMMON_USER_POWER4 |
  193. PPC_FEATURE_HAS_ALTIVEC_COMP,
  194. .mmu_features = MMU_FTRS_PPC970,
  195. .icache_bsize = 128,
  196. .dcache_bsize = 128,
  197. .num_pmcs = 8,
  198. .pmc_type = PPC_PMC_IBM,
  199. .cpu_setup = __setup_cpu_ppc970,
  200. .cpu_restore = __restore_cpu_ppc970,
  201. .oprofile_cpu_type = "ppc64/970MP",
  202. .oprofile_type = PPC_OPROFILE_POWER4,
  203. .platform = "ppc970",
  204. },
  205. { /* PPC970MP */
  206. .pvr_mask = 0xffff0000,
  207. .pvr_value = 0x00440000,
  208. .cpu_name = "PPC970MP",
  209. .cpu_features = CPU_FTRS_PPC970,
  210. .cpu_user_features = COMMON_USER_POWER4 |
  211. PPC_FEATURE_HAS_ALTIVEC_COMP,
  212. .mmu_features = MMU_FTRS_PPC970,
  213. .icache_bsize = 128,
  214. .dcache_bsize = 128,
  215. .num_pmcs = 8,
  216. .pmc_type = PPC_PMC_IBM,
  217. .cpu_setup = __setup_cpu_ppc970MP,
  218. .cpu_restore = __restore_cpu_ppc970,
  219. .oprofile_cpu_type = "ppc64/970MP",
  220. .oprofile_type = PPC_OPROFILE_POWER4,
  221. .platform = "ppc970",
  222. },
  223. { /* PPC970GX */
  224. .pvr_mask = 0xffff0000,
  225. .pvr_value = 0x00450000,
  226. .cpu_name = "PPC970GX",
  227. .cpu_features = CPU_FTRS_PPC970,
  228. .cpu_user_features = COMMON_USER_POWER4 |
  229. PPC_FEATURE_HAS_ALTIVEC_COMP,
  230. .mmu_features = MMU_FTRS_PPC970,
  231. .icache_bsize = 128,
  232. .dcache_bsize = 128,
  233. .num_pmcs = 8,
  234. .pmc_type = PPC_PMC_IBM,
  235. .cpu_setup = __setup_cpu_ppc970,
  236. .oprofile_cpu_type = "ppc64/970",
  237. .oprofile_type = PPC_OPROFILE_POWER4,
  238. .platform = "ppc970",
  239. },
  240. { /* Power5 GR */
  241. .pvr_mask = 0xffff0000,
  242. .pvr_value = 0x003a0000,
  243. .cpu_name = "POWER5 (gr)",
  244. .cpu_features = CPU_FTRS_POWER5,
  245. .cpu_user_features = COMMON_USER_POWER5,
  246. .mmu_features = MMU_FTRS_POWER5,
  247. .icache_bsize = 128,
  248. .dcache_bsize = 128,
  249. .num_pmcs = 6,
  250. .pmc_type = PPC_PMC_IBM,
  251. .oprofile_cpu_type = "ppc64/power5",
  252. .oprofile_type = PPC_OPROFILE_POWER4,
  253. /* SIHV / SIPR bits are implemented on POWER4+ (GQ)
  254. * and above but only works on POWER5 and above
  255. */
  256. .oprofile_mmcra_sihv = MMCRA_SIHV,
  257. .oprofile_mmcra_sipr = MMCRA_SIPR,
  258. .platform = "power5",
  259. },
  260. { /* Power5++ */
  261. .pvr_mask = 0xffffff00,
  262. .pvr_value = 0x003b0300,
  263. .cpu_name = "POWER5+ (gs)",
  264. .cpu_features = CPU_FTRS_POWER5,
  265. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  266. .mmu_features = MMU_FTRS_POWER5,
  267. .icache_bsize = 128,
  268. .dcache_bsize = 128,
  269. .num_pmcs = 6,
  270. .oprofile_cpu_type = "ppc64/power5++",
  271. .oprofile_type = PPC_OPROFILE_POWER4,
  272. .oprofile_mmcra_sihv = MMCRA_SIHV,
  273. .oprofile_mmcra_sipr = MMCRA_SIPR,
  274. .platform = "power5+",
  275. },
  276. { /* Power5 GS */
  277. .pvr_mask = 0xffff0000,
  278. .pvr_value = 0x003b0000,
  279. .cpu_name = "POWER5+ (gs)",
  280. .cpu_features = CPU_FTRS_POWER5,
  281. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  282. .mmu_features = MMU_FTRS_POWER5,
  283. .icache_bsize = 128,
  284. .dcache_bsize = 128,
  285. .num_pmcs = 6,
  286. .pmc_type = PPC_PMC_IBM,
  287. .oprofile_cpu_type = "ppc64/power5+",
  288. .oprofile_type = PPC_OPROFILE_POWER4,
  289. .oprofile_mmcra_sihv = MMCRA_SIHV,
  290. .oprofile_mmcra_sipr = MMCRA_SIPR,
  291. .platform = "power5+",
  292. },
  293. { /* POWER6 in P5+ mode; 2.04-compliant processor */
  294. .pvr_mask = 0xffffffff,
  295. .pvr_value = 0x0f000001,
  296. .cpu_name = "POWER5+",
  297. .cpu_features = CPU_FTRS_POWER5,
  298. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  299. .mmu_features = MMU_FTRS_POWER5,
  300. .icache_bsize = 128,
  301. .dcache_bsize = 128,
  302. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  303. .oprofile_type = PPC_OPROFILE_POWER4,
  304. .platform = "power5+",
  305. },
  306. { /* Power6 */
  307. .pvr_mask = 0xffff0000,
  308. .pvr_value = 0x003e0000,
  309. .cpu_name = "POWER6 (raw)",
  310. .cpu_features = CPU_FTRS_POWER6,
  311. .cpu_user_features = COMMON_USER_POWER6 |
  312. PPC_FEATURE_POWER6_EXT,
  313. .mmu_features = MMU_FTRS_POWER6,
  314. .icache_bsize = 128,
  315. .dcache_bsize = 128,
  316. .num_pmcs = 6,
  317. .pmc_type = PPC_PMC_IBM,
  318. .oprofile_cpu_type = "ppc64/power6",
  319. .oprofile_type = PPC_OPROFILE_POWER4,
  320. .oprofile_mmcra_sihv = POWER6_MMCRA_SIHV,
  321. .oprofile_mmcra_sipr = POWER6_MMCRA_SIPR,
  322. .oprofile_mmcra_clear = POWER6_MMCRA_THRM |
  323. POWER6_MMCRA_OTHER,
  324. .platform = "power6x",
  325. },
  326. { /* 2.05-compliant processor, i.e. Power6 "architected" mode */
  327. .pvr_mask = 0xffffffff,
  328. .pvr_value = 0x0f000002,
  329. .cpu_name = "POWER6 (architected)",
  330. .cpu_features = CPU_FTRS_POWER6,
  331. .cpu_user_features = COMMON_USER_POWER6,
  332. .mmu_features = MMU_FTRS_POWER6,
  333. .icache_bsize = 128,
  334. .dcache_bsize = 128,
  335. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  336. .oprofile_type = PPC_OPROFILE_POWER4,
  337. .platform = "power6",
  338. },
  339. { /* 2.06-compliant processor, i.e. Power7 "architected" mode */
  340. .pvr_mask = 0xffffffff,
  341. .pvr_value = 0x0f000003,
  342. .cpu_name = "POWER7 (architected)",
  343. .cpu_features = CPU_FTRS_POWER7,
  344. .cpu_user_features = COMMON_USER_POWER7,
  345. .cpu_user_features2 = COMMON_USER2_POWER7,
  346. .mmu_features = MMU_FTRS_POWER7,
  347. .icache_bsize = 128,
  348. .dcache_bsize = 128,
  349. .oprofile_type = PPC_OPROFILE_POWER4,
  350. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  351. .cpu_setup = __setup_cpu_power7,
  352. .cpu_restore = __restore_cpu_power7,
  353. .flush_tlb = __flush_tlb_power7,
  354. .machine_check_early = __machine_check_early_realmode_p7,
  355. .platform = "power7",
  356. },
  357. { /* 2.07-compliant processor, i.e. Power8 "architected" mode */
  358. .pvr_mask = 0xffffffff,
  359. .pvr_value = 0x0f000004,
  360. .cpu_name = "POWER8 (architected)",
  361. .cpu_features = CPU_FTRS_POWER8,
  362. .cpu_user_features = COMMON_USER_POWER8,
  363. .cpu_user_features2 = COMMON_USER2_POWER8,
  364. .mmu_features = MMU_FTRS_POWER8,
  365. .icache_bsize = 128,
  366. .dcache_bsize = 128,
  367. .oprofile_type = PPC_OPROFILE_INVALID,
  368. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  369. .cpu_setup = __setup_cpu_power8,
  370. .cpu_restore = __restore_cpu_power8,
  371. .flush_tlb = __flush_tlb_power8,
  372. .machine_check_early = __machine_check_early_realmode_p8,
  373. .platform = "power8",
  374. },
  375. { /* Power7 */
  376. .pvr_mask = 0xffff0000,
  377. .pvr_value = 0x003f0000,
  378. .cpu_name = "POWER7 (raw)",
  379. .cpu_features = CPU_FTRS_POWER7,
  380. .cpu_user_features = COMMON_USER_POWER7,
  381. .cpu_user_features2 = COMMON_USER2_POWER7,
  382. .mmu_features = MMU_FTRS_POWER7,
  383. .icache_bsize = 128,
  384. .dcache_bsize = 128,
  385. .num_pmcs = 6,
  386. .pmc_type = PPC_PMC_IBM,
  387. .oprofile_cpu_type = "ppc64/power7",
  388. .oprofile_type = PPC_OPROFILE_POWER4,
  389. .cpu_setup = __setup_cpu_power7,
  390. .cpu_restore = __restore_cpu_power7,
  391. .flush_tlb = __flush_tlb_power7,
  392. .machine_check_early = __machine_check_early_realmode_p7,
  393. .platform = "power7",
  394. },
  395. { /* Power7+ */
  396. .pvr_mask = 0xffff0000,
  397. .pvr_value = 0x004A0000,
  398. .cpu_name = "POWER7+ (raw)",
  399. .cpu_features = CPU_FTRS_POWER7,
  400. .cpu_user_features = COMMON_USER_POWER7,
  401. .cpu_user_features2 = COMMON_USER2_POWER7,
  402. .mmu_features = MMU_FTRS_POWER7,
  403. .icache_bsize = 128,
  404. .dcache_bsize = 128,
  405. .num_pmcs = 6,
  406. .pmc_type = PPC_PMC_IBM,
  407. .oprofile_cpu_type = "ppc64/power7",
  408. .oprofile_type = PPC_OPROFILE_POWER4,
  409. .cpu_setup = __setup_cpu_power7,
  410. .cpu_restore = __restore_cpu_power7,
  411. .flush_tlb = __flush_tlb_power7,
  412. .machine_check_early = __machine_check_early_realmode_p7,
  413. .platform = "power7+",
  414. },
  415. { /* Power8E */
  416. .pvr_mask = 0xffff0000,
  417. .pvr_value = 0x004b0000,
  418. .cpu_name = "POWER8E (raw)",
  419. .cpu_features = CPU_FTRS_POWER8E,
  420. .cpu_user_features = COMMON_USER_POWER8,
  421. .cpu_user_features2 = COMMON_USER2_POWER8,
  422. .mmu_features = MMU_FTRS_POWER8,
  423. .icache_bsize = 128,
  424. .dcache_bsize = 128,
  425. .num_pmcs = 6,
  426. .pmc_type = PPC_PMC_IBM,
  427. .oprofile_cpu_type = "ppc64/power8",
  428. .oprofile_type = PPC_OPROFILE_INVALID,
  429. .cpu_setup = __setup_cpu_power8,
  430. .cpu_restore = __restore_cpu_power8,
  431. .flush_tlb = __flush_tlb_power8,
  432. .machine_check_early = __machine_check_early_realmode_p8,
  433. .platform = "power8",
  434. },
  435. { /* Power8NVL */
  436. .pvr_mask = 0xffff0000,
  437. .pvr_value = 0x004c0000,
  438. .cpu_name = "POWER8NVL (raw)",
  439. .cpu_features = CPU_FTRS_POWER8,
  440. .cpu_user_features = COMMON_USER_POWER8,
  441. .cpu_user_features2 = COMMON_USER2_POWER8,
  442. .mmu_features = MMU_FTRS_POWER8,
  443. .icache_bsize = 128,
  444. .dcache_bsize = 128,
  445. .num_pmcs = 6,
  446. .pmc_type = PPC_PMC_IBM,
  447. .oprofile_cpu_type = "ppc64/power8",
  448. .oprofile_type = PPC_OPROFILE_INVALID,
  449. .cpu_setup = __setup_cpu_power8,
  450. .cpu_restore = __restore_cpu_power8,
  451. .flush_tlb = __flush_tlb_power8,
  452. .machine_check_early = __machine_check_early_realmode_p8,
  453. .platform = "power8",
  454. },
  455. { /* Power8 DD1: Does not support doorbell IPIs */
  456. .pvr_mask = 0xffffff00,
  457. .pvr_value = 0x004d0100,
  458. .cpu_name = "POWER8 (raw)",
  459. .cpu_features = CPU_FTRS_POWER8_DD1,
  460. .cpu_user_features = COMMON_USER_POWER8,
  461. .cpu_user_features2 = COMMON_USER2_POWER8,
  462. .mmu_features = MMU_FTRS_POWER8,
  463. .icache_bsize = 128,
  464. .dcache_bsize = 128,
  465. .num_pmcs = 6,
  466. .pmc_type = PPC_PMC_IBM,
  467. .oprofile_cpu_type = "ppc64/power8",
  468. .oprofile_type = PPC_OPROFILE_INVALID,
  469. .cpu_setup = __setup_cpu_power8,
  470. .cpu_restore = __restore_cpu_power8,
  471. .flush_tlb = __flush_tlb_power8,
  472. .machine_check_early = __machine_check_early_realmode_p8,
  473. .platform = "power8",
  474. },
  475. { /* Power8 */
  476. .pvr_mask = 0xffff0000,
  477. .pvr_value = 0x004d0000,
  478. .cpu_name = "POWER8 (raw)",
  479. .cpu_features = CPU_FTRS_POWER8,
  480. .cpu_user_features = COMMON_USER_POWER8,
  481. .cpu_user_features2 = COMMON_USER2_POWER8,
  482. .mmu_features = MMU_FTRS_POWER8,
  483. .icache_bsize = 128,
  484. .dcache_bsize = 128,
  485. .num_pmcs = 6,
  486. .pmc_type = PPC_PMC_IBM,
  487. .oprofile_cpu_type = "ppc64/power8",
  488. .oprofile_type = PPC_OPROFILE_INVALID,
  489. .cpu_setup = __setup_cpu_power8,
  490. .cpu_restore = __restore_cpu_power8,
  491. .flush_tlb = __flush_tlb_power8,
  492. .machine_check_early = __machine_check_early_realmode_p8,
  493. .platform = "power8",
  494. },
  495. { /* Cell Broadband Engine */
  496. .pvr_mask = 0xffff0000,
  497. .pvr_value = 0x00700000,
  498. .cpu_name = "Cell Broadband Engine",
  499. .cpu_features = CPU_FTRS_CELL,
  500. .cpu_user_features = COMMON_USER_PPC64 |
  501. PPC_FEATURE_CELL | PPC_FEATURE_HAS_ALTIVEC_COMP |
  502. PPC_FEATURE_SMT,
  503. .mmu_features = MMU_FTRS_CELL,
  504. .icache_bsize = 128,
  505. .dcache_bsize = 128,
  506. .num_pmcs = 4,
  507. .pmc_type = PPC_PMC_IBM,
  508. .oprofile_cpu_type = "ppc64/cell-be",
  509. .oprofile_type = PPC_OPROFILE_CELL,
  510. .platform = "ppc-cell-be",
  511. },
  512. { /* PA Semi PA6T */
  513. .pvr_mask = 0x7fff0000,
  514. .pvr_value = 0x00900000,
  515. .cpu_name = "PA6T",
  516. .cpu_features = CPU_FTRS_PA6T,
  517. .cpu_user_features = COMMON_USER_PA6T,
  518. .mmu_features = MMU_FTRS_PA6T,
  519. .icache_bsize = 64,
  520. .dcache_bsize = 64,
  521. .num_pmcs = 6,
  522. .pmc_type = PPC_PMC_PA6T,
  523. .cpu_setup = __setup_cpu_pa6t,
  524. .cpu_restore = __restore_cpu_pa6t,
  525. .oprofile_cpu_type = "ppc64/pa6t",
  526. .oprofile_type = PPC_OPROFILE_PA6T,
  527. .platform = "pa6t",
  528. },
  529. { /* default match */
  530. .pvr_mask = 0x00000000,
  531. .pvr_value = 0x00000000,
  532. .cpu_name = "POWER4 (compatible)",
  533. .cpu_features = CPU_FTRS_COMPATIBLE,
  534. .cpu_user_features = COMMON_USER_PPC64,
  535. .mmu_features = MMU_FTRS_DEFAULT_HPTE_ARCH_V2,
  536. .icache_bsize = 128,
  537. .dcache_bsize = 128,
  538. .num_pmcs = 6,
  539. .pmc_type = PPC_PMC_IBM,
  540. .platform = "power4",
  541. }
  542. #endif /* CONFIG_PPC_BOOK3S_64 */
  543. #ifdef CONFIG_PPC32
  544. #ifdef CONFIG_PPC_BOOK3S_32
  545. { /* 601 */
  546. .pvr_mask = 0xffff0000,
  547. .pvr_value = 0x00010000,
  548. .cpu_name = "601",
  549. .cpu_features = CPU_FTRS_PPC601,
  550. .cpu_user_features = COMMON_USER | PPC_FEATURE_601_INSTR |
  551. PPC_FEATURE_UNIFIED_CACHE | PPC_FEATURE_NO_TB,
  552. .mmu_features = MMU_FTR_HPTE_TABLE,
  553. .icache_bsize = 32,
  554. .dcache_bsize = 32,
  555. .machine_check = machine_check_generic,
  556. .platform = "ppc601",
  557. },
  558. { /* 603 */
  559. .pvr_mask = 0xffff0000,
  560. .pvr_value = 0x00030000,
  561. .cpu_name = "603",
  562. .cpu_features = CPU_FTRS_603,
  563. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  564. .mmu_features = 0,
  565. .icache_bsize = 32,
  566. .dcache_bsize = 32,
  567. .cpu_setup = __setup_cpu_603,
  568. .machine_check = machine_check_generic,
  569. .platform = "ppc603",
  570. },
  571. { /* 603e */
  572. .pvr_mask = 0xffff0000,
  573. .pvr_value = 0x00060000,
  574. .cpu_name = "603e",
  575. .cpu_features = CPU_FTRS_603,
  576. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  577. .mmu_features = 0,
  578. .icache_bsize = 32,
  579. .dcache_bsize = 32,
  580. .cpu_setup = __setup_cpu_603,
  581. .machine_check = machine_check_generic,
  582. .platform = "ppc603",
  583. },
  584. { /* 603ev */
  585. .pvr_mask = 0xffff0000,
  586. .pvr_value = 0x00070000,
  587. .cpu_name = "603ev",
  588. .cpu_features = CPU_FTRS_603,
  589. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  590. .mmu_features = 0,
  591. .icache_bsize = 32,
  592. .dcache_bsize = 32,
  593. .cpu_setup = __setup_cpu_603,
  594. .machine_check = machine_check_generic,
  595. .platform = "ppc603",
  596. },
  597. { /* 604 */
  598. .pvr_mask = 0xffff0000,
  599. .pvr_value = 0x00040000,
  600. .cpu_name = "604",
  601. .cpu_features = CPU_FTRS_604,
  602. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  603. .mmu_features = MMU_FTR_HPTE_TABLE,
  604. .icache_bsize = 32,
  605. .dcache_bsize = 32,
  606. .num_pmcs = 2,
  607. .cpu_setup = __setup_cpu_604,
  608. .machine_check = machine_check_generic,
  609. .platform = "ppc604",
  610. },
  611. { /* 604e */
  612. .pvr_mask = 0xfffff000,
  613. .pvr_value = 0x00090000,
  614. .cpu_name = "604e",
  615. .cpu_features = CPU_FTRS_604,
  616. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  617. .mmu_features = MMU_FTR_HPTE_TABLE,
  618. .icache_bsize = 32,
  619. .dcache_bsize = 32,
  620. .num_pmcs = 4,
  621. .cpu_setup = __setup_cpu_604,
  622. .machine_check = machine_check_generic,
  623. .platform = "ppc604",
  624. },
  625. { /* 604r */
  626. .pvr_mask = 0xffff0000,
  627. .pvr_value = 0x00090000,
  628. .cpu_name = "604r",
  629. .cpu_features = CPU_FTRS_604,
  630. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  631. .mmu_features = MMU_FTR_HPTE_TABLE,
  632. .icache_bsize = 32,
  633. .dcache_bsize = 32,
  634. .num_pmcs = 4,
  635. .cpu_setup = __setup_cpu_604,
  636. .machine_check = machine_check_generic,
  637. .platform = "ppc604",
  638. },
  639. { /* 604ev */
  640. .pvr_mask = 0xffff0000,
  641. .pvr_value = 0x000a0000,
  642. .cpu_name = "604ev",
  643. .cpu_features = CPU_FTRS_604,
  644. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  645. .mmu_features = MMU_FTR_HPTE_TABLE,
  646. .icache_bsize = 32,
  647. .dcache_bsize = 32,
  648. .num_pmcs = 4,
  649. .cpu_setup = __setup_cpu_604,
  650. .machine_check = machine_check_generic,
  651. .platform = "ppc604",
  652. },
  653. { /* 740/750 (0x4202, don't support TAU ?) */
  654. .pvr_mask = 0xffffffff,
  655. .pvr_value = 0x00084202,
  656. .cpu_name = "740/750",
  657. .cpu_features = CPU_FTRS_740_NOTAU,
  658. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  659. .mmu_features = MMU_FTR_HPTE_TABLE,
  660. .icache_bsize = 32,
  661. .dcache_bsize = 32,
  662. .num_pmcs = 4,
  663. .cpu_setup = __setup_cpu_750,
  664. .machine_check = machine_check_generic,
  665. .platform = "ppc750",
  666. },
  667. { /* 750CX (80100 and 8010x?) */
  668. .pvr_mask = 0xfffffff0,
  669. .pvr_value = 0x00080100,
  670. .cpu_name = "750CX",
  671. .cpu_features = CPU_FTRS_750,
  672. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  673. .mmu_features = MMU_FTR_HPTE_TABLE,
  674. .icache_bsize = 32,
  675. .dcache_bsize = 32,
  676. .num_pmcs = 4,
  677. .cpu_setup = __setup_cpu_750cx,
  678. .machine_check = machine_check_generic,
  679. .platform = "ppc750",
  680. },
  681. { /* 750CX (82201 and 82202) */
  682. .pvr_mask = 0xfffffff0,
  683. .pvr_value = 0x00082200,
  684. .cpu_name = "750CX",
  685. .cpu_features = CPU_FTRS_750,
  686. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  687. .mmu_features = MMU_FTR_HPTE_TABLE,
  688. .icache_bsize = 32,
  689. .dcache_bsize = 32,
  690. .num_pmcs = 4,
  691. .pmc_type = PPC_PMC_IBM,
  692. .cpu_setup = __setup_cpu_750cx,
  693. .machine_check = machine_check_generic,
  694. .platform = "ppc750",
  695. },
  696. { /* 750CXe (82214) */
  697. .pvr_mask = 0xfffffff0,
  698. .pvr_value = 0x00082210,
  699. .cpu_name = "750CXe",
  700. .cpu_features = CPU_FTRS_750,
  701. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  702. .mmu_features = MMU_FTR_HPTE_TABLE,
  703. .icache_bsize = 32,
  704. .dcache_bsize = 32,
  705. .num_pmcs = 4,
  706. .pmc_type = PPC_PMC_IBM,
  707. .cpu_setup = __setup_cpu_750cx,
  708. .machine_check = machine_check_generic,
  709. .platform = "ppc750",
  710. },
  711. { /* 750CXe "Gekko" (83214) */
  712. .pvr_mask = 0xffffffff,
  713. .pvr_value = 0x00083214,
  714. .cpu_name = "750CXe",
  715. .cpu_features = CPU_FTRS_750,
  716. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  717. .mmu_features = MMU_FTR_HPTE_TABLE,
  718. .icache_bsize = 32,
  719. .dcache_bsize = 32,
  720. .num_pmcs = 4,
  721. .pmc_type = PPC_PMC_IBM,
  722. .cpu_setup = __setup_cpu_750cx,
  723. .machine_check = machine_check_generic,
  724. .platform = "ppc750",
  725. },
  726. { /* 750CL (and "Broadway") */
  727. .pvr_mask = 0xfffff0e0,
  728. .pvr_value = 0x00087000,
  729. .cpu_name = "750CL",
  730. .cpu_features = CPU_FTRS_750CL,
  731. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  732. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  733. .icache_bsize = 32,
  734. .dcache_bsize = 32,
  735. .num_pmcs = 4,
  736. .pmc_type = PPC_PMC_IBM,
  737. .cpu_setup = __setup_cpu_750,
  738. .machine_check = machine_check_generic,
  739. .platform = "ppc750",
  740. .oprofile_cpu_type = "ppc/750",
  741. .oprofile_type = PPC_OPROFILE_G4,
  742. },
  743. { /* 745/755 */
  744. .pvr_mask = 0xfffff000,
  745. .pvr_value = 0x00083000,
  746. .cpu_name = "745/755",
  747. .cpu_features = CPU_FTRS_750,
  748. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  749. .mmu_features = MMU_FTR_HPTE_TABLE,
  750. .icache_bsize = 32,
  751. .dcache_bsize = 32,
  752. .num_pmcs = 4,
  753. .pmc_type = PPC_PMC_IBM,
  754. .cpu_setup = __setup_cpu_750,
  755. .machine_check = machine_check_generic,
  756. .platform = "ppc750",
  757. },
  758. { /* 750FX rev 1.x */
  759. .pvr_mask = 0xffffff00,
  760. .pvr_value = 0x70000100,
  761. .cpu_name = "750FX",
  762. .cpu_features = CPU_FTRS_750FX1,
  763. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  764. .mmu_features = MMU_FTR_HPTE_TABLE,
  765. .icache_bsize = 32,
  766. .dcache_bsize = 32,
  767. .num_pmcs = 4,
  768. .pmc_type = PPC_PMC_IBM,
  769. .cpu_setup = __setup_cpu_750,
  770. .machine_check = machine_check_generic,
  771. .platform = "ppc750",
  772. .oprofile_cpu_type = "ppc/750",
  773. .oprofile_type = PPC_OPROFILE_G4,
  774. },
  775. { /* 750FX rev 2.0 must disable HID0[DPM] */
  776. .pvr_mask = 0xffffffff,
  777. .pvr_value = 0x70000200,
  778. .cpu_name = "750FX",
  779. .cpu_features = CPU_FTRS_750FX2,
  780. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  781. .mmu_features = MMU_FTR_HPTE_TABLE,
  782. .icache_bsize = 32,
  783. .dcache_bsize = 32,
  784. .num_pmcs = 4,
  785. .pmc_type = PPC_PMC_IBM,
  786. .cpu_setup = __setup_cpu_750,
  787. .machine_check = machine_check_generic,
  788. .platform = "ppc750",
  789. .oprofile_cpu_type = "ppc/750",
  790. .oprofile_type = PPC_OPROFILE_G4,
  791. },
  792. { /* 750FX (All revs except 2.0) */
  793. .pvr_mask = 0xffff0000,
  794. .pvr_value = 0x70000000,
  795. .cpu_name = "750FX",
  796. .cpu_features = CPU_FTRS_750FX,
  797. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  798. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  799. .icache_bsize = 32,
  800. .dcache_bsize = 32,
  801. .num_pmcs = 4,
  802. .pmc_type = PPC_PMC_IBM,
  803. .cpu_setup = __setup_cpu_750fx,
  804. .machine_check = machine_check_generic,
  805. .platform = "ppc750",
  806. .oprofile_cpu_type = "ppc/750",
  807. .oprofile_type = PPC_OPROFILE_G4,
  808. },
  809. { /* 750GX */
  810. .pvr_mask = 0xffff0000,
  811. .pvr_value = 0x70020000,
  812. .cpu_name = "750GX",
  813. .cpu_features = CPU_FTRS_750GX,
  814. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  815. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  816. .icache_bsize = 32,
  817. .dcache_bsize = 32,
  818. .num_pmcs = 4,
  819. .pmc_type = PPC_PMC_IBM,
  820. .cpu_setup = __setup_cpu_750fx,
  821. .machine_check = machine_check_generic,
  822. .platform = "ppc750",
  823. .oprofile_cpu_type = "ppc/750",
  824. .oprofile_type = PPC_OPROFILE_G4,
  825. },
  826. { /* 740/750 (L2CR bit need fixup for 740) */
  827. .pvr_mask = 0xffff0000,
  828. .pvr_value = 0x00080000,
  829. .cpu_name = "740/750",
  830. .cpu_features = CPU_FTRS_740,
  831. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  832. .mmu_features = MMU_FTR_HPTE_TABLE,
  833. .icache_bsize = 32,
  834. .dcache_bsize = 32,
  835. .num_pmcs = 4,
  836. .pmc_type = PPC_PMC_IBM,
  837. .cpu_setup = __setup_cpu_750,
  838. .machine_check = machine_check_generic,
  839. .platform = "ppc750",
  840. },
  841. { /* 7400 rev 1.1 ? (no TAU) */
  842. .pvr_mask = 0xffffffff,
  843. .pvr_value = 0x000c1101,
  844. .cpu_name = "7400 (1.1)",
  845. .cpu_features = CPU_FTRS_7400_NOTAU,
  846. .cpu_user_features = COMMON_USER |
  847. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  848. .mmu_features = MMU_FTR_HPTE_TABLE,
  849. .icache_bsize = 32,
  850. .dcache_bsize = 32,
  851. .num_pmcs = 4,
  852. .pmc_type = PPC_PMC_G4,
  853. .cpu_setup = __setup_cpu_7400,
  854. .machine_check = machine_check_generic,
  855. .platform = "ppc7400",
  856. },
  857. { /* 7400 */
  858. .pvr_mask = 0xffff0000,
  859. .pvr_value = 0x000c0000,
  860. .cpu_name = "7400",
  861. .cpu_features = CPU_FTRS_7400,
  862. .cpu_user_features = COMMON_USER |
  863. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  864. .mmu_features = MMU_FTR_HPTE_TABLE,
  865. .icache_bsize = 32,
  866. .dcache_bsize = 32,
  867. .num_pmcs = 4,
  868. .pmc_type = PPC_PMC_G4,
  869. .cpu_setup = __setup_cpu_7400,
  870. .machine_check = machine_check_generic,
  871. .platform = "ppc7400",
  872. },
  873. { /* 7410 */
  874. .pvr_mask = 0xffff0000,
  875. .pvr_value = 0x800c0000,
  876. .cpu_name = "7410",
  877. .cpu_features = CPU_FTRS_7400,
  878. .cpu_user_features = COMMON_USER |
  879. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  880. .mmu_features = MMU_FTR_HPTE_TABLE,
  881. .icache_bsize = 32,
  882. .dcache_bsize = 32,
  883. .num_pmcs = 4,
  884. .pmc_type = PPC_PMC_G4,
  885. .cpu_setup = __setup_cpu_7410,
  886. .machine_check = machine_check_generic,
  887. .platform = "ppc7400",
  888. },
  889. { /* 7450 2.0 - no doze/nap */
  890. .pvr_mask = 0xffffffff,
  891. .pvr_value = 0x80000200,
  892. .cpu_name = "7450",
  893. .cpu_features = CPU_FTRS_7450_20,
  894. .cpu_user_features = COMMON_USER |
  895. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  896. .mmu_features = MMU_FTR_HPTE_TABLE,
  897. .icache_bsize = 32,
  898. .dcache_bsize = 32,
  899. .num_pmcs = 6,
  900. .pmc_type = PPC_PMC_G4,
  901. .cpu_setup = __setup_cpu_745x,
  902. .oprofile_cpu_type = "ppc/7450",
  903. .oprofile_type = PPC_OPROFILE_G4,
  904. .machine_check = machine_check_generic,
  905. .platform = "ppc7450",
  906. },
  907. { /* 7450 2.1 */
  908. .pvr_mask = 0xffffffff,
  909. .pvr_value = 0x80000201,
  910. .cpu_name = "7450",
  911. .cpu_features = CPU_FTRS_7450_21,
  912. .cpu_user_features = COMMON_USER |
  913. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  914. .mmu_features = MMU_FTR_HPTE_TABLE,
  915. .icache_bsize = 32,
  916. .dcache_bsize = 32,
  917. .num_pmcs = 6,
  918. .pmc_type = PPC_PMC_G4,
  919. .cpu_setup = __setup_cpu_745x,
  920. .oprofile_cpu_type = "ppc/7450",
  921. .oprofile_type = PPC_OPROFILE_G4,
  922. .machine_check = machine_check_generic,
  923. .platform = "ppc7450",
  924. },
  925. { /* 7450 2.3 and newer */
  926. .pvr_mask = 0xffff0000,
  927. .pvr_value = 0x80000000,
  928. .cpu_name = "7450",
  929. .cpu_features = CPU_FTRS_7450_23,
  930. .cpu_user_features = COMMON_USER |
  931. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  932. .mmu_features = MMU_FTR_HPTE_TABLE,
  933. .icache_bsize = 32,
  934. .dcache_bsize = 32,
  935. .num_pmcs = 6,
  936. .pmc_type = PPC_PMC_G4,
  937. .cpu_setup = __setup_cpu_745x,
  938. .oprofile_cpu_type = "ppc/7450",
  939. .oprofile_type = PPC_OPROFILE_G4,
  940. .machine_check = machine_check_generic,
  941. .platform = "ppc7450",
  942. },
  943. { /* 7455 rev 1.x */
  944. .pvr_mask = 0xffffff00,
  945. .pvr_value = 0x80010100,
  946. .cpu_name = "7455",
  947. .cpu_features = CPU_FTRS_7455_1,
  948. .cpu_user_features = COMMON_USER |
  949. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  950. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  951. .icache_bsize = 32,
  952. .dcache_bsize = 32,
  953. .num_pmcs = 6,
  954. .pmc_type = PPC_PMC_G4,
  955. .cpu_setup = __setup_cpu_745x,
  956. .oprofile_cpu_type = "ppc/7450",
  957. .oprofile_type = PPC_OPROFILE_G4,
  958. .machine_check = machine_check_generic,
  959. .platform = "ppc7450",
  960. },
  961. { /* 7455 rev 2.0 */
  962. .pvr_mask = 0xffffffff,
  963. .pvr_value = 0x80010200,
  964. .cpu_name = "7455",
  965. .cpu_features = CPU_FTRS_7455_20,
  966. .cpu_user_features = COMMON_USER |
  967. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  968. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  969. .icache_bsize = 32,
  970. .dcache_bsize = 32,
  971. .num_pmcs = 6,
  972. .pmc_type = PPC_PMC_G4,
  973. .cpu_setup = __setup_cpu_745x,
  974. .oprofile_cpu_type = "ppc/7450",
  975. .oprofile_type = PPC_OPROFILE_G4,
  976. .machine_check = machine_check_generic,
  977. .platform = "ppc7450",
  978. },
  979. { /* 7455 others */
  980. .pvr_mask = 0xffff0000,
  981. .pvr_value = 0x80010000,
  982. .cpu_name = "7455",
  983. .cpu_features = CPU_FTRS_7455,
  984. .cpu_user_features = COMMON_USER |
  985. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  986. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  987. .icache_bsize = 32,
  988. .dcache_bsize = 32,
  989. .num_pmcs = 6,
  990. .pmc_type = PPC_PMC_G4,
  991. .cpu_setup = __setup_cpu_745x,
  992. .oprofile_cpu_type = "ppc/7450",
  993. .oprofile_type = PPC_OPROFILE_G4,
  994. .machine_check = machine_check_generic,
  995. .platform = "ppc7450",
  996. },
  997. { /* 7447/7457 Rev 1.0 */
  998. .pvr_mask = 0xffffffff,
  999. .pvr_value = 0x80020100,
  1000. .cpu_name = "7447/7457",
  1001. .cpu_features = CPU_FTRS_7447_10,
  1002. .cpu_user_features = COMMON_USER |
  1003. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1004. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1005. .icache_bsize = 32,
  1006. .dcache_bsize = 32,
  1007. .num_pmcs = 6,
  1008. .pmc_type = PPC_PMC_G4,
  1009. .cpu_setup = __setup_cpu_745x,
  1010. .oprofile_cpu_type = "ppc/7450",
  1011. .oprofile_type = PPC_OPROFILE_G4,
  1012. .machine_check = machine_check_generic,
  1013. .platform = "ppc7450",
  1014. },
  1015. { /* 7447/7457 Rev 1.1 */
  1016. .pvr_mask = 0xffffffff,
  1017. .pvr_value = 0x80020101,
  1018. .cpu_name = "7447/7457",
  1019. .cpu_features = CPU_FTRS_7447_10,
  1020. .cpu_user_features = COMMON_USER |
  1021. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1022. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1023. .icache_bsize = 32,
  1024. .dcache_bsize = 32,
  1025. .num_pmcs = 6,
  1026. .pmc_type = PPC_PMC_G4,
  1027. .cpu_setup = __setup_cpu_745x,
  1028. .oprofile_cpu_type = "ppc/7450",
  1029. .oprofile_type = PPC_OPROFILE_G4,
  1030. .machine_check = machine_check_generic,
  1031. .platform = "ppc7450",
  1032. },
  1033. { /* 7447/7457 Rev 1.2 and later */
  1034. .pvr_mask = 0xffff0000,
  1035. .pvr_value = 0x80020000,
  1036. .cpu_name = "7447/7457",
  1037. .cpu_features = CPU_FTRS_7447,
  1038. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1039. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1040. .icache_bsize = 32,
  1041. .dcache_bsize = 32,
  1042. .num_pmcs = 6,
  1043. .pmc_type = PPC_PMC_G4,
  1044. .cpu_setup = __setup_cpu_745x,
  1045. .oprofile_cpu_type = "ppc/7450",
  1046. .oprofile_type = PPC_OPROFILE_G4,
  1047. .machine_check = machine_check_generic,
  1048. .platform = "ppc7450",
  1049. },
  1050. { /* 7447A */
  1051. .pvr_mask = 0xffff0000,
  1052. .pvr_value = 0x80030000,
  1053. .cpu_name = "7447A",
  1054. .cpu_features = CPU_FTRS_7447A,
  1055. .cpu_user_features = COMMON_USER |
  1056. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1057. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1058. .icache_bsize = 32,
  1059. .dcache_bsize = 32,
  1060. .num_pmcs = 6,
  1061. .pmc_type = PPC_PMC_G4,
  1062. .cpu_setup = __setup_cpu_745x,
  1063. .oprofile_cpu_type = "ppc/7450",
  1064. .oprofile_type = PPC_OPROFILE_G4,
  1065. .machine_check = machine_check_generic,
  1066. .platform = "ppc7450",
  1067. },
  1068. { /* 7448 */
  1069. .pvr_mask = 0xffff0000,
  1070. .pvr_value = 0x80040000,
  1071. .cpu_name = "7448",
  1072. .cpu_features = CPU_FTRS_7448,
  1073. .cpu_user_features = COMMON_USER |
  1074. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1075. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1076. .icache_bsize = 32,
  1077. .dcache_bsize = 32,
  1078. .num_pmcs = 6,
  1079. .pmc_type = PPC_PMC_G4,
  1080. .cpu_setup = __setup_cpu_745x,
  1081. .oprofile_cpu_type = "ppc/7450",
  1082. .oprofile_type = PPC_OPROFILE_G4,
  1083. .machine_check = machine_check_generic,
  1084. .platform = "ppc7450",
  1085. },
  1086. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  1087. .pvr_mask = 0x7fff0000,
  1088. .pvr_value = 0x00810000,
  1089. .cpu_name = "82xx",
  1090. .cpu_features = CPU_FTRS_82XX,
  1091. .cpu_user_features = COMMON_USER,
  1092. .mmu_features = 0,
  1093. .icache_bsize = 32,
  1094. .dcache_bsize = 32,
  1095. .cpu_setup = __setup_cpu_603,
  1096. .machine_check = machine_check_generic,
  1097. .platform = "ppc603",
  1098. },
  1099. { /* All G2_LE (603e core, plus some) have the same pvr */
  1100. .pvr_mask = 0x7fff0000,
  1101. .pvr_value = 0x00820000,
  1102. .cpu_name = "G2_LE",
  1103. .cpu_features = CPU_FTRS_G2_LE,
  1104. .cpu_user_features = COMMON_USER,
  1105. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1106. .icache_bsize = 32,
  1107. .dcache_bsize = 32,
  1108. .cpu_setup = __setup_cpu_603,
  1109. .machine_check = machine_check_generic,
  1110. .platform = "ppc603",
  1111. },
  1112. { /* e300c1 (a 603e core, plus some) on 83xx */
  1113. .pvr_mask = 0x7fff0000,
  1114. .pvr_value = 0x00830000,
  1115. .cpu_name = "e300c1",
  1116. .cpu_features = CPU_FTRS_E300,
  1117. .cpu_user_features = COMMON_USER,
  1118. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1119. .icache_bsize = 32,
  1120. .dcache_bsize = 32,
  1121. .cpu_setup = __setup_cpu_603,
  1122. .machine_check = machine_check_generic,
  1123. .platform = "ppc603",
  1124. },
  1125. { /* e300c2 (an e300c1 core, plus some, minus FPU) on 83xx */
  1126. .pvr_mask = 0x7fff0000,
  1127. .pvr_value = 0x00840000,
  1128. .cpu_name = "e300c2",
  1129. .cpu_features = CPU_FTRS_E300C2,
  1130. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1131. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1132. MMU_FTR_NEED_DTLB_SW_LRU,
  1133. .icache_bsize = 32,
  1134. .dcache_bsize = 32,
  1135. .cpu_setup = __setup_cpu_603,
  1136. .machine_check = machine_check_generic,
  1137. .platform = "ppc603",
  1138. },
  1139. { /* e300c3 (e300c1, plus one IU, half cache size) on 83xx */
  1140. .pvr_mask = 0x7fff0000,
  1141. .pvr_value = 0x00850000,
  1142. .cpu_name = "e300c3",
  1143. .cpu_features = CPU_FTRS_E300,
  1144. .cpu_user_features = COMMON_USER,
  1145. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1146. MMU_FTR_NEED_DTLB_SW_LRU,
  1147. .icache_bsize = 32,
  1148. .dcache_bsize = 32,
  1149. .cpu_setup = __setup_cpu_603,
  1150. .machine_check = machine_check_generic,
  1151. .num_pmcs = 4,
  1152. .oprofile_cpu_type = "ppc/e300",
  1153. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1154. .platform = "ppc603",
  1155. },
  1156. { /* e300c4 (e300c1, plus one IU) */
  1157. .pvr_mask = 0x7fff0000,
  1158. .pvr_value = 0x00860000,
  1159. .cpu_name = "e300c4",
  1160. .cpu_features = CPU_FTRS_E300,
  1161. .cpu_user_features = COMMON_USER,
  1162. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1163. MMU_FTR_NEED_DTLB_SW_LRU,
  1164. .icache_bsize = 32,
  1165. .dcache_bsize = 32,
  1166. .cpu_setup = __setup_cpu_603,
  1167. .machine_check = machine_check_generic,
  1168. .num_pmcs = 4,
  1169. .oprofile_cpu_type = "ppc/e300",
  1170. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1171. .platform = "ppc603",
  1172. },
  1173. { /* default match, we assume split I/D cache & TB (non-601)... */
  1174. .pvr_mask = 0x00000000,
  1175. .pvr_value = 0x00000000,
  1176. .cpu_name = "(generic PPC)",
  1177. .cpu_features = CPU_FTRS_CLASSIC32,
  1178. .cpu_user_features = COMMON_USER,
  1179. .mmu_features = MMU_FTR_HPTE_TABLE,
  1180. .icache_bsize = 32,
  1181. .dcache_bsize = 32,
  1182. .machine_check = machine_check_generic,
  1183. .platform = "ppc603",
  1184. },
  1185. #endif /* CONFIG_PPC_BOOK3S_32 */
  1186. #ifdef CONFIG_8xx
  1187. { /* 8xx */
  1188. .pvr_mask = 0xffff0000,
  1189. .pvr_value = 0x00500000,
  1190. .cpu_name = "8xx",
  1191. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  1192. * if the 8xx code is there.... */
  1193. .cpu_features = CPU_FTRS_8XX,
  1194. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1195. .mmu_features = MMU_FTR_TYPE_8xx,
  1196. .icache_bsize = 16,
  1197. .dcache_bsize = 16,
  1198. .platform = "ppc823",
  1199. },
  1200. #endif /* CONFIG_8xx */
  1201. #ifdef CONFIG_40x
  1202. { /* 403GC */
  1203. .pvr_mask = 0xffffff00,
  1204. .pvr_value = 0x00200200,
  1205. .cpu_name = "403GC",
  1206. .cpu_features = CPU_FTRS_40X,
  1207. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1208. .mmu_features = MMU_FTR_TYPE_40x,
  1209. .icache_bsize = 16,
  1210. .dcache_bsize = 16,
  1211. .machine_check = machine_check_4xx,
  1212. .platform = "ppc403",
  1213. },
  1214. { /* 403GCX */
  1215. .pvr_mask = 0xffffff00,
  1216. .pvr_value = 0x00201400,
  1217. .cpu_name = "403GCX",
  1218. .cpu_features = CPU_FTRS_40X,
  1219. .cpu_user_features = PPC_FEATURE_32 |
  1220. PPC_FEATURE_HAS_MMU | PPC_FEATURE_NO_TB,
  1221. .mmu_features = MMU_FTR_TYPE_40x,
  1222. .icache_bsize = 16,
  1223. .dcache_bsize = 16,
  1224. .machine_check = machine_check_4xx,
  1225. .platform = "ppc403",
  1226. },
  1227. { /* 403G ?? */
  1228. .pvr_mask = 0xffff0000,
  1229. .pvr_value = 0x00200000,
  1230. .cpu_name = "403G ??",
  1231. .cpu_features = CPU_FTRS_40X,
  1232. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1233. .mmu_features = MMU_FTR_TYPE_40x,
  1234. .icache_bsize = 16,
  1235. .dcache_bsize = 16,
  1236. .machine_check = machine_check_4xx,
  1237. .platform = "ppc403",
  1238. },
  1239. { /* 405GP */
  1240. .pvr_mask = 0xffff0000,
  1241. .pvr_value = 0x40110000,
  1242. .cpu_name = "405GP",
  1243. .cpu_features = CPU_FTRS_40X,
  1244. .cpu_user_features = PPC_FEATURE_32 |
  1245. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1246. .mmu_features = MMU_FTR_TYPE_40x,
  1247. .icache_bsize = 32,
  1248. .dcache_bsize = 32,
  1249. .machine_check = machine_check_4xx,
  1250. .platform = "ppc405",
  1251. },
  1252. { /* STB 03xxx */
  1253. .pvr_mask = 0xffff0000,
  1254. .pvr_value = 0x40130000,
  1255. .cpu_name = "STB03xxx",
  1256. .cpu_features = CPU_FTRS_40X,
  1257. .cpu_user_features = PPC_FEATURE_32 |
  1258. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1259. .mmu_features = MMU_FTR_TYPE_40x,
  1260. .icache_bsize = 32,
  1261. .dcache_bsize = 32,
  1262. .machine_check = machine_check_4xx,
  1263. .platform = "ppc405",
  1264. },
  1265. { /* STB 04xxx */
  1266. .pvr_mask = 0xffff0000,
  1267. .pvr_value = 0x41810000,
  1268. .cpu_name = "STB04xxx",
  1269. .cpu_features = CPU_FTRS_40X,
  1270. .cpu_user_features = PPC_FEATURE_32 |
  1271. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1272. .mmu_features = MMU_FTR_TYPE_40x,
  1273. .icache_bsize = 32,
  1274. .dcache_bsize = 32,
  1275. .machine_check = machine_check_4xx,
  1276. .platform = "ppc405",
  1277. },
  1278. { /* NP405L */
  1279. .pvr_mask = 0xffff0000,
  1280. .pvr_value = 0x41610000,
  1281. .cpu_name = "NP405L",
  1282. .cpu_features = CPU_FTRS_40X,
  1283. .cpu_user_features = PPC_FEATURE_32 |
  1284. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1285. .mmu_features = MMU_FTR_TYPE_40x,
  1286. .icache_bsize = 32,
  1287. .dcache_bsize = 32,
  1288. .machine_check = machine_check_4xx,
  1289. .platform = "ppc405",
  1290. },
  1291. { /* NP4GS3 */
  1292. .pvr_mask = 0xffff0000,
  1293. .pvr_value = 0x40B10000,
  1294. .cpu_name = "NP4GS3",
  1295. .cpu_features = CPU_FTRS_40X,
  1296. .cpu_user_features = PPC_FEATURE_32 |
  1297. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1298. .mmu_features = MMU_FTR_TYPE_40x,
  1299. .icache_bsize = 32,
  1300. .dcache_bsize = 32,
  1301. .machine_check = machine_check_4xx,
  1302. .platform = "ppc405",
  1303. },
  1304. { /* NP405H */
  1305. .pvr_mask = 0xffff0000,
  1306. .pvr_value = 0x41410000,
  1307. .cpu_name = "NP405H",
  1308. .cpu_features = CPU_FTRS_40X,
  1309. .cpu_user_features = PPC_FEATURE_32 |
  1310. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1311. .mmu_features = MMU_FTR_TYPE_40x,
  1312. .icache_bsize = 32,
  1313. .dcache_bsize = 32,
  1314. .machine_check = machine_check_4xx,
  1315. .platform = "ppc405",
  1316. },
  1317. { /* 405GPr */
  1318. .pvr_mask = 0xffff0000,
  1319. .pvr_value = 0x50910000,
  1320. .cpu_name = "405GPr",
  1321. .cpu_features = CPU_FTRS_40X,
  1322. .cpu_user_features = PPC_FEATURE_32 |
  1323. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1324. .mmu_features = MMU_FTR_TYPE_40x,
  1325. .icache_bsize = 32,
  1326. .dcache_bsize = 32,
  1327. .machine_check = machine_check_4xx,
  1328. .platform = "ppc405",
  1329. },
  1330. { /* STBx25xx */
  1331. .pvr_mask = 0xffff0000,
  1332. .pvr_value = 0x51510000,
  1333. .cpu_name = "STBx25xx",
  1334. .cpu_features = CPU_FTRS_40X,
  1335. .cpu_user_features = PPC_FEATURE_32 |
  1336. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1337. .mmu_features = MMU_FTR_TYPE_40x,
  1338. .icache_bsize = 32,
  1339. .dcache_bsize = 32,
  1340. .machine_check = machine_check_4xx,
  1341. .platform = "ppc405",
  1342. },
  1343. { /* 405LP */
  1344. .pvr_mask = 0xffff0000,
  1345. .pvr_value = 0x41F10000,
  1346. .cpu_name = "405LP",
  1347. .cpu_features = CPU_FTRS_40X,
  1348. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1349. .mmu_features = MMU_FTR_TYPE_40x,
  1350. .icache_bsize = 32,
  1351. .dcache_bsize = 32,
  1352. .machine_check = machine_check_4xx,
  1353. .platform = "ppc405",
  1354. },
  1355. { /* Xilinx Virtex-II Pro */
  1356. .pvr_mask = 0xfffff000,
  1357. .pvr_value = 0x20010000,
  1358. .cpu_name = "Virtex-II Pro",
  1359. .cpu_features = CPU_FTRS_40X,
  1360. .cpu_user_features = PPC_FEATURE_32 |
  1361. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1362. .mmu_features = MMU_FTR_TYPE_40x,
  1363. .icache_bsize = 32,
  1364. .dcache_bsize = 32,
  1365. .machine_check = machine_check_4xx,
  1366. .platform = "ppc405",
  1367. },
  1368. { /* Xilinx Virtex-4 FX */
  1369. .pvr_mask = 0xfffff000,
  1370. .pvr_value = 0x20011000,
  1371. .cpu_name = "Virtex-4 FX",
  1372. .cpu_features = CPU_FTRS_40X,
  1373. .cpu_user_features = PPC_FEATURE_32 |
  1374. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1375. .mmu_features = MMU_FTR_TYPE_40x,
  1376. .icache_bsize = 32,
  1377. .dcache_bsize = 32,
  1378. .machine_check = machine_check_4xx,
  1379. .platform = "ppc405",
  1380. },
  1381. { /* 405EP */
  1382. .pvr_mask = 0xffff0000,
  1383. .pvr_value = 0x51210000,
  1384. .cpu_name = "405EP",
  1385. .cpu_features = CPU_FTRS_40X,
  1386. .cpu_user_features = PPC_FEATURE_32 |
  1387. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1388. .mmu_features = MMU_FTR_TYPE_40x,
  1389. .icache_bsize = 32,
  1390. .dcache_bsize = 32,
  1391. .machine_check = machine_check_4xx,
  1392. .platform = "ppc405",
  1393. },
  1394. { /* 405EX Rev. A/B with Security */
  1395. .pvr_mask = 0xffff000f,
  1396. .pvr_value = 0x12910007,
  1397. .cpu_name = "405EX Rev. A/B",
  1398. .cpu_features = CPU_FTRS_40X,
  1399. .cpu_user_features = PPC_FEATURE_32 |
  1400. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1401. .mmu_features = MMU_FTR_TYPE_40x,
  1402. .icache_bsize = 32,
  1403. .dcache_bsize = 32,
  1404. .machine_check = machine_check_4xx,
  1405. .platform = "ppc405",
  1406. },
  1407. { /* 405EX Rev. C without Security */
  1408. .pvr_mask = 0xffff000f,
  1409. .pvr_value = 0x1291000d,
  1410. .cpu_name = "405EX Rev. C",
  1411. .cpu_features = CPU_FTRS_40X,
  1412. .cpu_user_features = PPC_FEATURE_32 |
  1413. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1414. .mmu_features = MMU_FTR_TYPE_40x,
  1415. .icache_bsize = 32,
  1416. .dcache_bsize = 32,
  1417. .machine_check = machine_check_4xx,
  1418. .platform = "ppc405",
  1419. },
  1420. { /* 405EX Rev. C with Security */
  1421. .pvr_mask = 0xffff000f,
  1422. .pvr_value = 0x1291000f,
  1423. .cpu_name = "405EX Rev. C",
  1424. .cpu_features = CPU_FTRS_40X,
  1425. .cpu_user_features = PPC_FEATURE_32 |
  1426. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1427. .mmu_features = MMU_FTR_TYPE_40x,
  1428. .icache_bsize = 32,
  1429. .dcache_bsize = 32,
  1430. .machine_check = machine_check_4xx,
  1431. .platform = "ppc405",
  1432. },
  1433. { /* 405EX Rev. D without Security */
  1434. .pvr_mask = 0xffff000f,
  1435. .pvr_value = 0x12910003,
  1436. .cpu_name = "405EX Rev. D",
  1437. .cpu_features = CPU_FTRS_40X,
  1438. .cpu_user_features = PPC_FEATURE_32 |
  1439. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1440. .mmu_features = MMU_FTR_TYPE_40x,
  1441. .icache_bsize = 32,
  1442. .dcache_bsize = 32,
  1443. .machine_check = machine_check_4xx,
  1444. .platform = "ppc405",
  1445. },
  1446. { /* 405EX Rev. D with Security */
  1447. .pvr_mask = 0xffff000f,
  1448. .pvr_value = 0x12910005,
  1449. .cpu_name = "405EX Rev. D",
  1450. .cpu_features = CPU_FTRS_40X,
  1451. .cpu_user_features = PPC_FEATURE_32 |
  1452. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1453. .mmu_features = MMU_FTR_TYPE_40x,
  1454. .icache_bsize = 32,
  1455. .dcache_bsize = 32,
  1456. .machine_check = machine_check_4xx,
  1457. .platform = "ppc405",
  1458. },
  1459. { /* 405EXr Rev. A/B without Security */
  1460. .pvr_mask = 0xffff000f,
  1461. .pvr_value = 0x12910001,
  1462. .cpu_name = "405EXr Rev. A/B",
  1463. .cpu_features = CPU_FTRS_40X,
  1464. .cpu_user_features = PPC_FEATURE_32 |
  1465. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1466. .mmu_features = MMU_FTR_TYPE_40x,
  1467. .icache_bsize = 32,
  1468. .dcache_bsize = 32,
  1469. .machine_check = machine_check_4xx,
  1470. .platform = "ppc405",
  1471. },
  1472. { /* 405EXr Rev. C without Security */
  1473. .pvr_mask = 0xffff000f,
  1474. .pvr_value = 0x12910009,
  1475. .cpu_name = "405EXr Rev. C",
  1476. .cpu_features = CPU_FTRS_40X,
  1477. .cpu_user_features = PPC_FEATURE_32 |
  1478. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1479. .mmu_features = MMU_FTR_TYPE_40x,
  1480. .icache_bsize = 32,
  1481. .dcache_bsize = 32,
  1482. .machine_check = machine_check_4xx,
  1483. .platform = "ppc405",
  1484. },
  1485. { /* 405EXr Rev. C with Security */
  1486. .pvr_mask = 0xffff000f,
  1487. .pvr_value = 0x1291000b,
  1488. .cpu_name = "405EXr Rev. C",
  1489. .cpu_features = CPU_FTRS_40X,
  1490. .cpu_user_features = PPC_FEATURE_32 |
  1491. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1492. .mmu_features = MMU_FTR_TYPE_40x,
  1493. .icache_bsize = 32,
  1494. .dcache_bsize = 32,
  1495. .machine_check = machine_check_4xx,
  1496. .platform = "ppc405",
  1497. },
  1498. { /* 405EXr Rev. D without Security */
  1499. .pvr_mask = 0xffff000f,
  1500. .pvr_value = 0x12910000,
  1501. .cpu_name = "405EXr Rev. D",
  1502. .cpu_features = CPU_FTRS_40X,
  1503. .cpu_user_features = PPC_FEATURE_32 |
  1504. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1505. .mmu_features = MMU_FTR_TYPE_40x,
  1506. .icache_bsize = 32,
  1507. .dcache_bsize = 32,
  1508. .machine_check = machine_check_4xx,
  1509. .platform = "ppc405",
  1510. },
  1511. { /* 405EXr Rev. D with Security */
  1512. .pvr_mask = 0xffff000f,
  1513. .pvr_value = 0x12910002,
  1514. .cpu_name = "405EXr Rev. D",
  1515. .cpu_features = CPU_FTRS_40X,
  1516. .cpu_user_features = PPC_FEATURE_32 |
  1517. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1518. .mmu_features = MMU_FTR_TYPE_40x,
  1519. .icache_bsize = 32,
  1520. .dcache_bsize = 32,
  1521. .machine_check = machine_check_4xx,
  1522. .platform = "ppc405",
  1523. },
  1524. {
  1525. /* 405EZ */
  1526. .pvr_mask = 0xffff0000,
  1527. .pvr_value = 0x41510000,
  1528. .cpu_name = "405EZ",
  1529. .cpu_features = CPU_FTRS_40X,
  1530. .cpu_user_features = PPC_FEATURE_32 |
  1531. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1532. .mmu_features = MMU_FTR_TYPE_40x,
  1533. .icache_bsize = 32,
  1534. .dcache_bsize = 32,
  1535. .machine_check = machine_check_4xx,
  1536. .platform = "ppc405",
  1537. },
  1538. { /* APM8018X */
  1539. .pvr_mask = 0xffff0000,
  1540. .pvr_value = 0x7ff11432,
  1541. .cpu_name = "APM8018X",
  1542. .cpu_features = CPU_FTRS_40X,
  1543. .cpu_user_features = PPC_FEATURE_32 |
  1544. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1545. .mmu_features = MMU_FTR_TYPE_40x,
  1546. .icache_bsize = 32,
  1547. .dcache_bsize = 32,
  1548. .machine_check = machine_check_4xx,
  1549. .platform = "ppc405",
  1550. },
  1551. { /* default match */
  1552. .pvr_mask = 0x00000000,
  1553. .pvr_value = 0x00000000,
  1554. .cpu_name = "(generic 40x PPC)",
  1555. .cpu_features = CPU_FTRS_40X,
  1556. .cpu_user_features = PPC_FEATURE_32 |
  1557. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1558. .mmu_features = MMU_FTR_TYPE_40x,
  1559. .icache_bsize = 32,
  1560. .dcache_bsize = 32,
  1561. .machine_check = machine_check_4xx,
  1562. .platform = "ppc405",
  1563. }
  1564. #endif /* CONFIG_40x */
  1565. #ifdef CONFIG_44x
  1566. {
  1567. .pvr_mask = 0xf0000fff,
  1568. .pvr_value = 0x40000850,
  1569. .cpu_name = "440GR Rev. A",
  1570. .cpu_features = CPU_FTRS_44X,
  1571. .cpu_user_features = COMMON_USER_BOOKE,
  1572. .mmu_features = MMU_FTR_TYPE_44x,
  1573. .icache_bsize = 32,
  1574. .dcache_bsize = 32,
  1575. .machine_check = machine_check_4xx,
  1576. .platform = "ppc440",
  1577. },
  1578. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1579. .pvr_mask = 0xf0000fff,
  1580. .pvr_value = 0x40000858,
  1581. .cpu_name = "440EP Rev. A",
  1582. .cpu_features = CPU_FTRS_44X,
  1583. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1584. .mmu_features = MMU_FTR_TYPE_44x,
  1585. .icache_bsize = 32,
  1586. .dcache_bsize = 32,
  1587. .cpu_setup = __setup_cpu_440ep,
  1588. .machine_check = machine_check_4xx,
  1589. .platform = "ppc440",
  1590. },
  1591. {
  1592. .pvr_mask = 0xf0000fff,
  1593. .pvr_value = 0x400008d3,
  1594. .cpu_name = "440GR Rev. B",
  1595. .cpu_features = CPU_FTRS_44X,
  1596. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1597. .mmu_features = MMU_FTR_TYPE_44x,
  1598. .icache_bsize = 32,
  1599. .dcache_bsize = 32,
  1600. .machine_check = machine_check_4xx,
  1601. .platform = "ppc440",
  1602. },
  1603. { /* Matches both physical and logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1604. .pvr_mask = 0xf0000ff7,
  1605. .pvr_value = 0x400008d4,
  1606. .cpu_name = "440EP Rev. C",
  1607. .cpu_features = CPU_FTRS_44X,
  1608. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1609. .mmu_features = MMU_FTR_TYPE_44x,
  1610. .icache_bsize = 32,
  1611. .dcache_bsize = 32,
  1612. .cpu_setup = __setup_cpu_440ep,
  1613. .machine_check = machine_check_4xx,
  1614. .platform = "ppc440",
  1615. },
  1616. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1617. .pvr_mask = 0xf0000fff,
  1618. .pvr_value = 0x400008db,
  1619. .cpu_name = "440EP Rev. B",
  1620. .cpu_features = CPU_FTRS_44X,
  1621. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1622. .mmu_features = MMU_FTR_TYPE_44x,
  1623. .icache_bsize = 32,
  1624. .dcache_bsize = 32,
  1625. .cpu_setup = __setup_cpu_440ep,
  1626. .machine_check = machine_check_4xx,
  1627. .platform = "ppc440",
  1628. },
  1629. { /* 440GRX */
  1630. .pvr_mask = 0xf0000ffb,
  1631. .pvr_value = 0x200008D0,
  1632. .cpu_name = "440GRX",
  1633. .cpu_features = CPU_FTRS_44X,
  1634. .cpu_user_features = COMMON_USER_BOOKE,
  1635. .mmu_features = MMU_FTR_TYPE_44x,
  1636. .icache_bsize = 32,
  1637. .dcache_bsize = 32,
  1638. .cpu_setup = __setup_cpu_440grx,
  1639. .machine_check = machine_check_440A,
  1640. .platform = "ppc440",
  1641. },
  1642. { /* Use logical PVR for 440EPx (logical pvr = pvr | 0x8) */
  1643. .pvr_mask = 0xf0000ffb,
  1644. .pvr_value = 0x200008D8,
  1645. .cpu_name = "440EPX",
  1646. .cpu_features = CPU_FTRS_44X,
  1647. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1648. .mmu_features = MMU_FTR_TYPE_44x,
  1649. .icache_bsize = 32,
  1650. .dcache_bsize = 32,
  1651. .cpu_setup = __setup_cpu_440epx,
  1652. .machine_check = machine_check_440A,
  1653. .platform = "ppc440",
  1654. },
  1655. { /* 440GP Rev. B */
  1656. .pvr_mask = 0xf0000fff,
  1657. .pvr_value = 0x40000440,
  1658. .cpu_name = "440GP Rev. B",
  1659. .cpu_features = CPU_FTRS_44X,
  1660. .cpu_user_features = COMMON_USER_BOOKE,
  1661. .mmu_features = MMU_FTR_TYPE_44x,
  1662. .icache_bsize = 32,
  1663. .dcache_bsize = 32,
  1664. .machine_check = machine_check_4xx,
  1665. .platform = "ppc440gp",
  1666. },
  1667. { /* 440GP Rev. C */
  1668. .pvr_mask = 0xf0000fff,
  1669. .pvr_value = 0x40000481,
  1670. .cpu_name = "440GP Rev. C",
  1671. .cpu_features = CPU_FTRS_44X,
  1672. .cpu_user_features = COMMON_USER_BOOKE,
  1673. .mmu_features = MMU_FTR_TYPE_44x,
  1674. .icache_bsize = 32,
  1675. .dcache_bsize = 32,
  1676. .machine_check = machine_check_4xx,
  1677. .platform = "ppc440gp",
  1678. },
  1679. { /* 440GX Rev. A */
  1680. .pvr_mask = 0xf0000fff,
  1681. .pvr_value = 0x50000850,
  1682. .cpu_name = "440GX Rev. A",
  1683. .cpu_features = CPU_FTRS_44X,
  1684. .cpu_user_features = COMMON_USER_BOOKE,
  1685. .mmu_features = MMU_FTR_TYPE_44x,
  1686. .icache_bsize = 32,
  1687. .dcache_bsize = 32,
  1688. .cpu_setup = __setup_cpu_440gx,
  1689. .machine_check = machine_check_440A,
  1690. .platform = "ppc440",
  1691. },
  1692. { /* 440GX Rev. B */
  1693. .pvr_mask = 0xf0000fff,
  1694. .pvr_value = 0x50000851,
  1695. .cpu_name = "440GX Rev. B",
  1696. .cpu_features = CPU_FTRS_44X,
  1697. .cpu_user_features = COMMON_USER_BOOKE,
  1698. .mmu_features = MMU_FTR_TYPE_44x,
  1699. .icache_bsize = 32,
  1700. .dcache_bsize = 32,
  1701. .cpu_setup = __setup_cpu_440gx,
  1702. .machine_check = machine_check_440A,
  1703. .platform = "ppc440",
  1704. },
  1705. { /* 440GX Rev. C */
  1706. .pvr_mask = 0xf0000fff,
  1707. .pvr_value = 0x50000892,
  1708. .cpu_name = "440GX Rev. C",
  1709. .cpu_features = CPU_FTRS_44X,
  1710. .cpu_user_features = COMMON_USER_BOOKE,
  1711. .mmu_features = MMU_FTR_TYPE_44x,
  1712. .icache_bsize = 32,
  1713. .dcache_bsize = 32,
  1714. .cpu_setup = __setup_cpu_440gx,
  1715. .machine_check = machine_check_440A,
  1716. .platform = "ppc440",
  1717. },
  1718. { /* 440GX Rev. F */
  1719. .pvr_mask = 0xf0000fff,
  1720. .pvr_value = 0x50000894,
  1721. .cpu_name = "440GX Rev. F",
  1722. .cpu_features = CPU_FTRS_44X,
  1723. .cpu_user_features = COMMON_USER_BOOKE,
  1724. .mmu_features = MMU_FTR_TYPE_44x,
  1725. .icache_bsize = 32,
  1726. .dcache_bsize = 32,
  1727. .cpu_setup = __setup_cpu_440gx,
  1728. .machine_check = machine_check_440A,
  1729. .platform = "ppc440",
  1730. },
  1731. { /* 440SP Rev. A */
  1732. .pvr_mask = 0xfff00fff,
  1733. .pvr_value = 0x53200891,
  1734. .cpu_name = "440SP Rev. A",
  1735. .cpu_features = CPU_FTRS_44X,
  1736. .cpu_user_features = COMMON_USER_BOOKE,
  1737. .mmu_features = MMU_FTR_TYPE_44x,
  1738. .icache_bsize = 32,
  1739. .dcache_bsize = 32,
  1740. .machine_check = machine_check_4xx,
  1741. .platform = "ppc440",
  1742. },
  1743. { /* 440SPe Rev. A */
  1744. .pvr_mask = 0xfff00fff,
  1745. .pvr_value = 0x53400890,
  1746. .cpu_name = "440SPe Rev. A",
  1747. .cpu_features = CPU_FTRS_44X,
  1748. .cpu_user_features = COMMON_USER_BOOKE,
  1749. .mmu_features = MMU_FTR_TYPE_44x,
  1750. .icache_bsize = 32,
  1751. .dcache_bsize = 32,
  1752. .cpu_setup = __setup_cpu_440spe,
  1753. .machine_check = machine_check_440A,
  1754. .platform = "ppc440",
  1755. },
  1756. { /* 440SPe Rev. B */
  1757. .pvr_mask = 0xfff00fff,
  1758. .pvr_value = 0x53400891,
  1759. .cpu_name = "440SPe Rev. B",
  1760. .cpu_features = CPU_FTRS_44X,
  1761. .cpu_user_features = COMMON_USER_BOOKE,
  1762. .mmu_features = MMU_FTR_TYPE_44x,
  1763. .icache_bsize = 32,
  1764. .dcache_bsize = 32,
  1765. .cpu_setup = __setup_cpu_440spe,
  1766. .machine_check = machine_check_440A,
  1767. .platform = "ppc440",
  1768. },
  1769. { /* 440 in Xilinx Virtex-5 FXT */
  1770. .pvr_mask = 0xfffffff0,
  1771. .pvr_value = 0x7ff21910,
  1772. .cpu_name = "440 in Virtex-5 FXT",
  1773. .cpu_features = CPU_FTRS_44X,
  1774. .cpu_user_features = COMMON_USER_BOOKE,
  1775. .mmu_features = MMU_FTR_TYPE_44x,
  1776. .icache_bsize = 32,
  1777. .dcache_bsize = 32,
  1778. .cpu_setup = __setup_cpu_440x5,
  1779. .machine_check = machine_check_440A,
  1780. .platform = "ppc440",
  1781. },
  1782. { /* 460EX */
  1783. .pvr_mask = 0xffff0006,
  1784. .pvr_value = 0x13020002,
  1785. .cpu_name = "460EX",
  1786. .cpu_features = CPU_FTRS_440x6,
  1787. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1788. .mmu_features = MMU_FTR_TYPE_44x,
  1789. .icache_bsize = 32,
  1790. .dcache_bsize = 32,
  1791. .cpu_setup = __setup_cpu_460ex,
  1792. .machine_check = machine_check_440A,
  1793. .platform = "ppc440",
  1794. },
  1795. { /* 460EX Rev B */
  1796. .pvr_mask = 0xffff0007,
  1797. .pvr_value = 0x13020004,
  1798. .cpu_name = "460EX Rev. B",
  1799. .cpu_features = CPU_FTRS_440x6,
  1800. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1801. .mmu_features = MMU_FTR_TYPE_44x,
  1802. .icache_bsize = 32,
  1803. .dcache_bsize = 32,
  1804. .cpu_setup = __setup_cpu_460ex,
  1805. .machine_check = machine_check_440A,
  1806. .platform = "ppc440",
  1807. },
  1808. { /* 460GT */
  1809. .pvr_mask = 0xffff0006,
  1810. .pvr_value = 0x13020000,
  1811. .cpu_name = "460GT",
  1812. .cpu_features = CPU_FTRS_440x6,
  1813. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1814. .mmu_features = MMU_FTR_TYPE_44x,
  1815. .icache_bsize = 32,
  1816. .dcache_bsize = 32,
  1817. .cpu_setup = __setup_cpu_460gt,
  1818. .machine_check = machine_check_440A,
  1819. .platform = "ppc440",
  1820. },
  1821. { /* 460GT Rev B */
  1822. .pvr_mask = 0xffff0007,
  1823. .pvr_value = 0x13020005,
  1824. .cpu_name = "460GT Rev. B",
  1825. .cpu_features = CPU_FTRS_440x6,
  1826. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1827. .mmu_features = MMU_FTR_TYPE_44x,
  1828. .icache_bsize = 32,
  1829. .dcache_bsize = 32,
  1830. .cpu_setup = __setup_cpu_460gt,
  1831. .machine_check = machine_check_440A,
  1832. .platform = "ppc440",
  1833. },
  1834. { /* 460SX */
  1835. .pvr_mask = 0xffffff00,
  1836. .pvr_value = 0x13541800,
  1837. .cpu_name = "460SX",
  1838. .cpu_features = CPU_FTRS_44X,
  1839. .cpu_user_features = COMMON_USER_BOOKE,
  1840. .mmu_features = MMU_FTR_TYPE_44x,
  1841. .icache_bsize = 32,
  1842. .dcache_bsize = 32,
  1843. .cpu_setup = __setup_cpu_460sx,
  1844. .machine_check = machine_check_440A,
  1845. .platform = "ppc440",
  1846. },
  1847. { /* 464 in APM821xx */
  1848. .pvr_mask = 0xfffffff0,
  1849. .pvr_value = 0x12C41C80,
  1850. .cpu_name = "APM821XX",
  1851. .cpu_features = CPU_FTRS_44X,
  1852. .cpu_user_features = COMMON_USER_BOOKE |
  1853. PPC_FEATURE_HAS_FPU,
  1854. .mmu_features = MMU_FTR_TYPE_44x,
  1855. .icache_bsize = 32,
  1856. .dcache_bsize = 32,
  1857. .cpu_setup = __setup_cpu_apm821xx,
  1858. .machine_check = machine_check_440A,
  1859. .platform = "ppc440",
  1860. },
  1861. { /* 476 DD2 core */
  1862. .pvr_mask = 0xffffffff,
  1863. .pvr_value = 0x11a52080,
  1864. .cpu_name = "476",
  1865. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1866. .cpu_user_features = COMMON_USER_BOOKE |
  1867. PPC_FEATURE_HAS_FPU,
  1868. .mmu_features = MMU_FTR_TYPE_47x |
  1869. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1870. .icache_bsize = 32,
  1871. .dcache_bsize = 128,
  1872. .machine_check = machine_check_47x,
  1873. .platform = "ppc470",
  1874. },
  1875. { /* 476fpe */
  1876. .pvr_mask = 0xffff0000,
  1877. .pvr_value = 0x7ff50000,
  1878. .cpu_name = "476fpe",
  1879. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1880. .cpu_user_features = COMMON_USER_BOOKE |
  1881. PPC_FEATURE_HAS_FPU,
  1882. .mmu_features = MMU_FTR_TYPE_47x |
  1883. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1884. .icache_bsize = 32,
  1885. .dcache_bsize = 128,
  1886. .machine_check = machine_check_47x,
  1887. .platform = "ppc470",
  1888. },
  1889. { /* 476 iss */
  1890. .pvr_mask = 0xffff0000,
  1891. .pvr_value = 0x00050000,
  1892. .cpu_name = "476",
  1893. .cpu_features = CPU_FTRS_47X,
  1894. .cpu_user_features = COMMON_USER_BOOKE |
  1895. PPC_FEATURE_HAS_FPU,
  1896. .mmu_features = MMU_FTR_TYPE_47x |
  1897. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1898. .icache_bsize = 32,
  1899. .dcache_bsize = 128,
  1900. .machine_check = machine_check_47x,
  1901. .platform = "ppc470",
  1902. },
  1903. { /* 476 others */
  1904. .pvr_mask = 0xffff0000,
  1905. .pvr_value = 0x11a50000,
  1906. .cpu_name = "476",
  1907. .cpu_features = CPU_FTRS_47X,
  1908. .cpu_user_features = COMMON_USER_BOOKE |
  1909. PPC_FEATURE_HAS_FPU,
  1910. .mmu_features = MMU_FTR_TYPE_47x |
  1911. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1912. .icache_bsize = 32,
  1913. .dcache_bsize = 128,
  1914. .machine_check = machine_check_47x,
  1915. .platform = "ppc470",
  1916. },
  1917. { /* default match */
  1918. .pvr_mask = 0x00000000,
  1919. .pvr_value = 0x00000000,
  1920. .cpu_name = "(generic 44x PPC)",
  1921. .cpu_features = CPU_FTRS_44X,
  1922. .cpu_user_features = COMMON_USER_BOOKE,
  1923. .mmu_features = MMU_FTR_TYPE_44x,
  1924. .icache_bsize = 32,
  1925. .dcache_bsize = 32,
  1926. .machine_check = machine_check_4xx,
  1927. .platform = "ppc440",
  1928. }
  1929. #endif /* CONFIG_44x */
  1930. #ifdef CONFIG_E200
  1931. { /* e200z5 */
  1932. .pvr_mask = 0xfff00000,
  1933. .pvr_value = 0x81000000,
  1934. .cpu_name = "e200z5",
  1935. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1936. .cpu_features = CPU_FTRS_E200,
  1937. .cpu_user_features = COMMON_USER_BOOKE |
  1938. PPC_FEATURE_HAS_EFP_SINGLE |
  1939. PPC_FEATURE_UNIFIED_CACHE,
  1940. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1941. .dcache_bsize = 32,
  1942. .machine_check = machine_check_e200,
  1943. .platform = "ppc5554",
  1944. },
  1945. { /* e200z6 */
  1946. .pvr_mask = 0xfff00000,
  1947. .pvr_value = 0x81100000,
  1948. .cpu_name = "e200z6",
  1949. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1950. .cpu_features = CPU_FTRS_E200,
  1951. .cpu_user_features = COMMON_USER_BOOKE |
  1952. PPC_FEATURE_HAS_SPE_COMP |
  1953. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  1954. PPC_FEATURE_UNIFIED_CACHE,
  1955. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1956. .dcache_bsize = 32,
  1957. .machine_check = machine_check_e200,
  1958. .platform = "ppc5554",
  1959. },
  1960. { /* default match */
  1961. .pvr_mask = 0x00000000,
  1962. .pvr_value = 0x00000000,
  1963. .cpu_name = "(generic E200 PPC)",
  1964. .cpu_features = CPU_FTRS_E200,
  1965. .cpu_user_features = COMMON_USER_BOOKE |
  1966. PPC_FEATURE_HAS_EFP_SINGLE |
  1967. PPC_FEATURE_UNIFIED_CACHE,
  1968. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1969. .dcache_bsize = 32,
  1970. .cpu_setup = __setup_cpu_e200,
  1971. .machine_check = machine_check_e200,
  1972. .platform = "ppc5554",
  1973. }
  1974. #endif /* CONFIG_E200 */
  1975. #endif /* CONFIG_PPC32 */
  1976. #ifdef CONFIG_E500
  1977. #ifdef CONFIG_PPC32
  1978. #ifndef CONFIG_PPC_E500MC
  1979. { /* e500 */
  1980. .pvr_mask = 0xffff0000,
  1981. .pvr_value = 0x80200000,
  1982. .cpu_name = "e500",
  1983. .cpu_features = CPU_FTRS_E500,
  1984. .cpu_user_features = COMMON_USER_BOOKE |
  1985. PPC_FEATURE_HAS_SPE_COMP |
  1986. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  1987. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  1988. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1989. .icache_bsize = 32,
  1990. .dcache_bsize = 32,
  1991. .num_pmcs = 4,
  1992. .oprofile_cpu_type = "ppc/e500",
  1993. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1994. .cpu_setup = __setup_cpu_e500v1,
  1995. .machine_check = machine_check_e500,
  1996. .platform = "ppc8540",
  1997. },
  1998. { /* e500v2 */
  1999. .pvr_mask = 0xffff0000,
  2000. .pvr_value = 0x80210000,
  2001. .cpu_name = "e500v2",
  2002. .cpu_features = CPU_FTRS_E500_2,
  2003. .cpu_user_features = COMMON_USER_BOOKE |
  2004. PPC_FEATURE_HAS_SPE_COMP |
  2005. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  2006. PPC_FEATURE_HAS_EFP_DOUBLE_COMP,
  2007. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2008. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS,
  2009. .icache_bsize = 32,
  2010. .dcache_bsize = 32,
  2011. .num_pmcs = 4,
  2012. .oprofile_cpu_type = "ppc/e500",
  2013. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2014. .cpu_setup = __setup_cpu_e500v2,
  2015. .machine_check = machine_check_e500,
  2016. .platform = "ppc8548",
  2017. },
  2018. #else
  2019. { /* e500mc */
  2020. .pvr_mask = 0xffff0000,
  2021. .pvr_value = 0x80230000,
  2022. .cpu_name = "e500mc",
  2023. .cpu_features = CPU_FTRS_E500MC,
  2024. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2025. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2026. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2027. MMU_FTR_USE_TLBILX,
  2028. .icache_bsize = 64,
  2029. .dcache_bsize = 64,
  2030. .num_pmcs = 4,
  2031. .oprofile_cpu_type = "ppc/e500mc",
  2032. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2033. .cpu_setup = __setup_cpu_e500mc,
  2034. .machine_check = machine_check_e500mc,
  2035. .platform = "ppce500mc",
  2036. },
  2037. #endif /* CONFIG_PPC_E500MC */
  2038. #endif /* CONFIG_PPC32 */
  2039. #ifdef CONFIG_PPC_E500MC
  2040. { /* e5500 */
  2041. .pvr_mask = 0xffff0000,
  2042. .pvr_value = 0x80240000,
  2043. .cpu_name = "e5500",
  2044. .cpu_features = CPU_FTRS_E5500,
  2045. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2046. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2047. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2048. MMU_FTR_USE_TLBILX,
  2049. .icache_bsize = 64,
  2050. .dcache_bsize = 64,
  2051. .num_pmcs = 4,
  2052. .oprofile_cpu_type = "ppc/e500mc",
  2053. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2054. .cpu_setup = __setup_cpu_e5500,
  2055. #ifndef CONFIG_PPC32
  2056. .cpu_restore = __restore_cpu_e5500,
  2057. #endif
  2058. .machine_check = machine_check_e500mc,
  2059. .platform = "ppce5500",
  2060. },
  2061. { /* e6500 */
  2062. .pvr_mask = 0xffff0000,
  2063. .pvr_value = 0x80400000,
  2064. .cpu_name = "e6500",
  2065. .cpu_features = CPU_FTRS_E6500,
  2066. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU |
  2067. PPC_FEATURE_HAS_ALTIVEC_COMP,
  2068. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2069. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2070. MMU_FTR_USE_TLBILX,
  2071. .icache_bsize = 64,
  2072. .dcache_bsize = 64,
  2073. .num_pmcs = 6,
  2074. .oprofile_cpu_type = "ppc/e6500",
  2075. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2076. .cpu_setup = __setup_cpu_e6500,
  2077. #ifndef CONFIG_PPC32
  2078. .cpu_restore = __restore_cpu_e6500,
  2079. #endif
  2080. .machine_check = machine_check_e500mc,
  2081. .platform = "ppce6500",
  2082. },
  2083. #endif /* CONFIG_PPC_E500MC */
  2084. #ifdef CONFIG_PPC32
  2085. { /* default match */
  2086. .pvr_mask = 0x00000000,
  2087. .pvr_value = 0x00000000,
  2088. .cpu_name = "(generic E500 PPC)",
  2089. .cpu_features = CPU_FTRS_E500,
  2090. .cpu_user_features = COMMON_USER_BOOKE |
  2091. PPC_FEATURE_HAS_SPE_COMP |
  2092. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2093. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2094. .icache_bsize = 32,
  2095. .dcache_bsize = 32,
  2096. .machine_check = machine_check_e500,
  2097. .platform = "powerpc",
  2098. }
  2099. #endif /* CONFIG_PPC32 */
  2100. #endif /* CONFIG_E500 */
  2101. };
  2102. static struct cpu_spec the_cpu_spec;
  2103. static struct cpu_spec * __init setup_cpu_spec(unsigned long offset,
  2104. struct cpu_spec *s)
  2105. {
  2106. struct cpu_spec *t = &the_cpu_spec;
  2107. struct cpu_spec old;
  2108. t = PTRRELOC(t);
  2109. old = *t;
  2110. /* Copy everything, then do fixups */
  2111. *t = *s;
  2112. /*
  2113. * If we are overriding a previous value derived from the real
  2114. * PVR with a new value obtained using a logical PVR value,
  2115. * don't modify the performance monitor fields.
  2116. */
  2117. if (old.num_pmcs && !s->num_pmcs) {
  2118. t->num_pmcs = old.num_pmcs;
  2119. t->pmc_type = old.pmc_type;
  2120. t->oprofile_type = old.oprofile_type;
  2121. t->oprofile_mmcra_sihv = old.oprofile_mmcra_sihv;
  2122. t->oprofile_mmcra_sipr = old.oprofile_mmcra_sipr;
  2123. t->oprofile_mmcra_clear = old.oprofile_mmcra_clear;
  2124. /*
  2125. * If we have passed through this logic once before and
  2126. * have pulled the default case because the real PVR was
  2127. * not found inside cpu_specs[], then we are possibly
  2128. * running in compatibility mode. In that case, let the
  2129. * oprofiler know which set of compatibility counters to
  2130. * pull from by making sure the oprofile_cpu_type string
  2131. * is set to that of compatibility mode. If the
  2132. * oprofile_cpu_type already has a value, then we are
  2133. * possibly overriding a real PVR with a logical one,
  2134. * and, in that case, keep the current value for
  2135. * oprofile_cpu_type.
  2136. */
  2137. if (old.oprofile_cpu_type != NULL) {
  2138. t->oprofile_cpu_type = old.oprofile_cpu_type;
  2139. t->oprofile_type = old.oprofile_type;
  2140. }
  2141. }
  2142. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  2143. /*
  2144. * Set the base platform string once; assumes
  2145. * we're called with real pvr first.
  2146. */
  2147. if (*PTRRELOC(&powerpc_base_platform) == NULL)
  2148. *PTRRELOC(&powerpc_base_platform) = t->platform;
  2149. #if defined(CONFIG_PPC64) || defined(CONFIG_BOOKE)
  2150. /* ppc64 and booke expect identify_cpu to also call setup_cpu for
  2151. * that processor. I will consolidate that at a later time, for now,
  2152. * just use #ifdef. We also don't need to PTRRELOC the function
  2153. * pointer on ppc64 and booke as we are running at 0 in real mode
  2154. * on ppc64 and reloc_offset is always 0 on booke.
  2155. */
  2156. if (t->cpu_setup) {
  2157. t->cpu_setup(offset, t);
  2158. }
  2159. #endif /* CONFIG_PPC64 || CONFIG_BOOKE */
  2160. return t;
  2161. }
  2162. struct cpu_spec * __init identify_cpu(unsigned long offset, unsigned int pvr)
  2163. {
  2164. struct cpu_spec *s = cpu_specs;
  2165. int i;
  2166. s = PTRRELOC(s);
  2167. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  2168. if ((pvr & s->pvr_mask) == s->pvr_value)
  2169. return setup_cpu_spec(offset, s);
  2170. }
  2171. BUG();
  2172. return NULL;
  2173. }