mpic.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852
  1. /*
  2. * OpenPIC emulation
  3. *
  4. * Copyright (c) 2004 Jocelyn Mayer
  5. * 2011 Alexander Graf
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include <linux/slab.h>
  26. #include <linux/mutex.h>
  27. #include <linux/kvm_host.h>
  28. #include <linux/errno.h>
  29. #include <linux/fs.h>
  30. #include <linux/anon_inodes.h>
  31. #include <asm/uaccess.h>
  32. #include <asm/mpic.h>
  33. #include <asm/kvm_para.h>
  34. #include <asm/kvm_host.h>
  35. #include <asm/kvm_ppc.h>
  36. #include <kvm/iodev.h>
  37. #define MAX_CPU 32
  38. #define MAX_SRC 256
  39. #define MAX_TMR 4
  40. #define MAX_IPI 4
  41. #define MAX_MSI 8
  42. #define MAX_IRQ (MAX_SRC + MAX_IPI + MAX_TMR)
  43. #define VID 0x03 /* MPIC version ID */
  44. /* OpenPIC capability flags */
  45. #define OPENPIC_FLAG_IDR_CRIT (1 << 0)
  46. #define OPENPIC_FLAG_ILR (2 << 0)
  47. /* OpenPIC address map */
  48. #define OPENPIC_REG_SIZE 0x40000
  49. #define OPENPIC_GLB_REG_START 0x0
  50. #define OPENPIC_GLB_REG_SIZE 0x10F0
  51. #define OPENPIC_TMR_REG_START 0x10F0
  52. #define OPENPIC_TMR_REG_SIZE 0x220
  53. #define OPENPIC_MSI_REG_START 0x1600
  54. #define OPENPIC_MSI_REG_SIZE 0x200
  55. #define OPENPIC_SUMMARY_REG_START 0x3800
  56. #define OPENPIC_SUMMARY_REG_SIZE 0x800
  57. #define OPENPIC_SRC_REG_START 0x10000
  58. #define OPENPIC_SRC_REG_SIZE (MAX_SRC * 0x20)
  59. #define OPENPIC_CPU_REG_START 0x20000
  60. #define OPENPIC_CPU_REG_SIZE (0x100 + ((MAX_CPU - 1) * 0x1000))
  61. struct fsl_mpic_info {
  62. int max_ext;
  63. };
  64. static struct fsl_mpic_info fsl_mpic_20 = {
  65. .max_ext = 12,
  66. };
  67. static struct fsl_mpic_info fsl_mpic_42 = {
  68. .max_ext = 12,
  69. };
  70. #define FRR_NIRQ_SHIFT 16
  71. #define FRR_NCPU_SHIFT 8
  72. #define FRR_VID_SHIFT 0
  73. #define VID_REVISION_1_2 2
  74. #define VID_REVISION_1_3 3
  75. #define VIR_GENERIC 0x00000000 /* Generic Vendor ID */
  76. #define GCR_RESET 0x80000000
  77. #define GCR_MODE_PASS 0x00000000
  78. #define GCR_MODE_MIXED 0x20000000
  79. #define GCR_MODE_PROXY 0x60000000
  80. #define TBCR_CI 0x80000000 /* count inhibit */
  81. #define TCCR_TOG 0x80000000 /* toggles when decrement to zero */
  82. #define IDR_EP_SHIFT 31
  83. #define IDR_EP_MASK (1 << IDR_EP_SHIFT)
  84. #define IDR_CI0_SHIFT 30
  85. #define IDR_CI1_SHIFT 29
  86. #define IDR_P1_SHIFT 1
  87. #define IDR_P0_SHIFT 0
  88. #define ILR_INTTGT_MASK 0x000000ff
  89. #define ILR_INTTGT_INT 0x00
  90. #define ILR_INTTGT_CINT 0x01 /* critical */
  91. #define ILR_INTTGT_MCP 0x02 /* machine check */
  92. #define NUM_OUTPUTS 3
  93. #define MSIIR_OFFSET 0x140
  94. #define MSIIR_SRS_SHIFT 29
  95. #define MSIIR_SRS_MASK (0x7 << MSIIR_SRS_SHIFT)
  96. #define MSIIR_IBS_SHIFT 24
  97. #define MSIIR_IBS_MASK (0x1f << MSIIR_IBS_SHIFT)
  98. static int get_current_cpu(void)
  99. {
  100. #if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
  101. struct kvm_vcpu *vcpu = current->thread.kvm_vcpu;
  102. return vcpu ? vcpu->arch.irq_cpu_id : -1;
  103. #else
  104. /* XXX */
  105. return -1;
  106. #endif
  107. }
  108. static int openpic_cpu_write_internal(void *opaque, gpa_t addr,
  109. u32 val, int idx);
  110. static int openpic_cpu_read_internal(void *opaque, gpa_t addr,
  111. u32 *ptr, int idx);
  112. static inline void write_IRQreg_idr(struct openpic *opp, int n_IRQ,
  113. uint32_t val);
  114. enum irq_type {
  115. IRQ_TYPE_NORMAL = 0,
  116. IRQ_TYPE_FSLINT, /* FSL internal interrupt -- level only */
  117. IRQ_TYPE_FSLSPECIAL, /* FSL timer/IPI interrupt, edge, no polarity */
  118. };
  119. struct irq_queue {
  120. /* Round up to the nearest 64 IRQs so that the queue length
  121. * won't change when moving between 32 and 64 bit hosts.
  122. */
  123. unsigned long queue[BITS_TO_LONGS((MAX_IRQ + 63) & ~63)];
  124. int next;
  125. int priority;
  126. };
  127. struct irq_source {
  128. uint32_t ivpr; /* IRQ vector/priority register */
  129. uint32_t idr; /* IRQ destination register */
  130. uint32_t destmask; /* bitmap of CPU destinations */
  131. int last_cpu;
  132. int output; /* IRQ level, e.g. ILR_INTTGT_INT */
  133. int pending; /* TRUE if IRQ is pending */
  134. enum irq_type type;
  135. bool level:1; /* level-triggered */
  136. bool nomask:1; /* critical interrupts ignore mask on some FSL MPICs */
  137. };
  138. #define IVPR_MASK_SHIFT 31
  139. #define IVPR_MASK_MASK (1 << IVPR_MASK_SHIFT)
  140. #define IVPR_ACTIVITY_SHIFT 30
  141. #define IVPR_ACTIVITY_MASK (1 << IVPR_ACTIVITY_SHIFT)
  142. #define IVPR_MODE_SHIFT 29
  143. #define IVPR_MODE_MASK (1 << IVPR_MODE_SHIFT)
  144. #define IVPR_POLARITY_SHIFT 23
  145. #define IVPR_POLARITY_MASK (1 << IVPR_POLARITY_SHIFT)
  146. #define IVPR_SENSE_SHIFT 22
  147. #define IVPR_SENSE_MASK (1 << IVPR_SENSE_SHIFT)
  148. #define IVPR_PRIORITY_MASK (0xF << 16)
  149. #define IVPR_PRIORITY(_ivprr_) ((int)(((_ivprr_) & IVPR_PRIORITY_MASK) >> 16))
  150. #define IVPR_VECTOR(opp, _ivprr_) ((_ivprr_) & (opp)->vector_mask)
  151. /* IDR[EP/CI] are only for FSL MPIC prior to v4.0 */
  152. #define IDR_EP 0x80000000 /* external pin */
  153. #define IDR_CI 0x40000000 /* critical interrupt */
  154. struct irq_dest {
  155. struct kvm_vcpu *vcpu;
  156. int32_t ctpr; /* CPU current task priority */
  157. struct irq_queue raised;
  158. struct irq_queue servicing;
  159. /* Count of IRQ sources asserting on non-INT outputs */
  160. uint32_t outputs_active[NUM_OUTPUTS];
  161. };
  162. #define MAX_MMIO_REGIONS 10
  163. struct openpic {
  164. struct kvm *kvm;
  165. struct kvm_device *dev;
  166. struct kvm_io_device mmio;
  167. const struct mem_reg *mmio_regions[MAX_MMIO_REGIONS];
  168. int num_mmio_regions;
  169. gpa_t reg_base;
  170. spinlock_t lock;
  171. /* Behavior control */
  172. struct fsl_mpic_info *fsl;
  173. uint32_t model;
  174. uint32_t flags;
  175. uint32_t nb_irqs;
  176. uint32_t vid;
  177. uint32_t vir; /* Vendor identification register */
  178. uint32_t vector_mask;
  179. uint32_t tfrr_reset;
  180. uint32_t ivpr_reset;
  181. uint32_t idr_reset;
  182. uint32_t brr1;
  183. uint32_t mpic_mode_mask;
  184. /* Global registers */
  185. uint32_t frr; /* Feature reporting register */
  186. uint32_t gcr; /* Global configuration register */
  187. uint32_t pir; /* Processor initialization register */
  188. uint32_t spve; /* Spurious vector register */
  189. uint32_t tfrr; /* Timer frequency reporting register */
  190. /* Source registers */
  191. struct irq_source src[MAX_IRQ];
  192. /* Local registers per output pin */
  193. struct irq_dest dst[MAX_CPU];
  194. uint32_t nb_cpus;
  195. /* Timer registers */
  196. struct {
  197. uint32_t tccr; /* Global timer current count register */
  198. uint32_t tbcr; /* Global timer base count register */
  199. } timers[MAX_TMR];
  200. /* Shared MSI registers */
  201. struct {
  202. uint32_t msir; /* Shared Message Signaled Interrupt Register */
  203. } msi[MAX_MSI];
  204. uint32_t max_irq;
  205. uint32_t irq_ipi0;
  206. uint32_t irq_tim0;
  207. uint32_t irq_msi;
  208. };
  209. static void mpic_irq_raise(struct openpic *opp, struct irq_dest *dst,
  210. int output)
  211. {
  212. struct kvm_interrupt irq = {
  213. .irq = KVM_INTERRUPT_SET_LEVEL,
  214. };
  215. if (!dst->vcpu) {
  216. pr_debug("%s: destination cpu %d does not exist\n",
  217. __func__, (int)(dst - &opp->dst[0]));
  218. return;
  219. }
  220. pr_debug("%s: cpu %d output %d\n", __func__, dst->vcpu->arch.irq_cpu_id,
  221. output);
  222. if (output != ILR_INTTGT_INT) /* TODO */
  223. return;
  224. kvm_vcpu_ioctl_interrupt(dst->vcpu, &irq);
  225. }
  226. static void mpic_irq_lower(struct openpic *opp, struct irq_dest *dst,
  227. int output)
  228. {
  229. if (!dst->vcpu) {
  230. pr_debug("%s: destination cpu %d does not exist\n",
  231. __func__, (int)(dst - &opp->dst[0]));
  232. return;
  233. }
  234. pr_debug("%s: cpu %d output %d\n", __func__, dst->vcpu->arch.irq_cpu_id,
  235. output);
  236. if (output != ILR_INTTGT_INT) /* TODO */
  237. return;
  238. kvmppc_core_dequeue_external(dst->vcpu);
  239. }
  240. static inline void IRQ_setbit(struct irq_queue *q, int n_IRQ)
  241. {
  242. set_bit(n_IRQ, q->queue);
  243. }
  244. static inline void IRQ_resetbit(struct irq_queue *q, int n_IRQ)
  245. {
  246. clear_bit(n_IRQ, q->queue);
  247. }
  248. static void IRQ_check(struct openpic *opp, struct irq_queue *q)
  249. {
  250. int irq = -1;
  251. int next = -1;
  252. int priority = -1;
  253. for (;;) {
  254. irq = find_next_bit(q->queue, opp->max_irq, irq + 1);
  255. if (irq == opp->max_irq)
  256. break;
  257. pr_debug("IRQ_check: irq %d set ivpr_pr=%d pr=%d\n",
  258. irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority);
  259. if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) {
  260. next = irq;
  261. priority = IVPR_PRIORITY(opp->src[irq].ivpr);
  262. }
  263. }
  264. q->next = next;
  265. q->priority = priority;
  266. }
  267. static int IRQ_get_next(struct openpic *opp, struct irq_queue *q)
  268. {
  269. /* XXX: optimize */
  270. IRQ_check(opp, q);
  271. return q->next;
  272. }
  273. static void IRQ_local_pipe(struct openpic *opp, int n_CPU, int n_IRQ,
  274. bool active, bool was_active)
  275. {
  276. struct irq_dest *dst;
  277. struct irq_source *src;
  278. int priority;
  279. dst = &opp->dst[n_CPU];
  280. src = &opp->src[n_IRQ];
  281. pr_debug("%s: IRQ %d active %d was %d\n",
  282. __func__, n_IRQ, active, was_active);
  283. if (src->output != ILR_INTTGT_INT) {
  284. pr_debug("%s: output %d irq %d active %d was %d count %d\n",
  285. __func__, src->output, n_IRQ, active, was_active,
  286. dst->outputs_active[src->output]);
  287. /* On Freescale MPIC, critical interrupts ignore priority,
  288. * IACK, EOI, etc. Before MPIC v4.1 they also ignore
  289. * masking.
  290. */
  291. if (active) {
  292. if (!was_active &&
  293. dst->outputs_active[src->output]++ == 0) {
  294. pr_debug("%s: Raise OpenPIC output %d cpu %d irq %d\n",
  295. __func__, src->output, n_CPU, n_IRQ);
  296. mpic_irq_raise(opp, dst, src->output);
  297. }
  298. } else {
  299. if (was_active &&
  300. --dst->outputs_active[src->output] == 0) {
  301. pr_debug("%s: Lower OpenPIC output %d cpu %d irq %d\n",
  302. __func__, src->output, n_CPU, n_IRQ);
  303. mpic_irq_lower(opp, dst, src->output);
  304. }
  305. }
  306. return;
  307. }
  308. priority = IVPR_PRIORITY(src->ivpr);
  309. /* Even if the interrupt doesn't have enough priority,
  310. * it is still raised, in case ctpr is lowered later.
  311. */
  312. if (active)
  313. IRQ_setbit(&dst->raised, n_IRQ);
  314. else
  315. IRQ_resetbit(&dst->raised, n_IRQ);
  316. IRQ_check(opp, &dst->raised);
  317. if (active && priority <= dst->ctpr) {
  318. pr_debug("%s: IRQ %d priority %d too low for ctpr %d on CPU %d\n",
  319. __func__, n_IRQ, priority, dst->ctpr, n_CPU);
  320. active = 0;
  321. }
  322. if (active) {
  323. if (IRQ_get_next(opp, &dst->servicing) >= 0 &&
  324. priority <= dst->servicing.priority) {
  325. pr_debug("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n",
  326. __func__, n_IRQ, dst->servicing.next, n_CPU);
  327. } else {
  328. pr_debug("%s: Raise OpenPIC INT output cpu %d irq %d/%d\n",
  329. __func__, n_CPU, n_IRQ, dst->raised.next);
  330. mpic_irq_raise(opp, dst, ILR_INTTGT_INT);
  331. }
  332. } else {
  333. IRQ_get_next(opp, &dst->servicing);
  334. if (dst->raised.priority > dst->ctpr &&
  335. dst->raised.priority > dst->servicing.priority) {
  336. pr_debug("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d\n",
  337. __func__, n_IRQ, dst->raised.next,
  338. dst->raised.priority, dst->ctpr,
  339. dst->servicing.priority, n_CPU);
  340. /* IRQ line stays asserted */
  341. } else {
  342. pr_debug("%s: IRQ %d inactive, current prio %d/%d, CPU %d\n",
  343. __func__, n_IRQ, dst->ctpr,
  344. dst->servicing.priority, n_CPU);
  345. mpic_irq_lower(opp, dst, ILR_INTTGT_INT);
  346. }
  347. }
  348. }
  349. /* update pic state because registers for n_IRQ have changed value */
  350. static void openpic_update_irq(struct openpic *opp, int n_IRQ)
  351. {
  352. struct irq_source *src;
  353. bool active, was_active;
  354. int i;
  355. src = &opp->src[n_IRQ];
  356. active = src->pending;
  357. if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) {
  358. /* Interrupt source is disabled */
  359. pr_debug("%s: IRQ %d is disabled\n", __func__, n_IRQ);
  360. active = false;
  361. }
  362. was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK);
  363. /*
  364. * We don't have a similar check for already-active because
  365. * ctpr may have changed and we need to withdraw the interrupt.
  366. */
  367. if (!active && !was_active) {
  368. pr_debug("%s: IRQ %d is already inactive\n", __func__, n_IRQ);
  369. return;
  370. }
  371. if (active)
  372. src->ivpr |= IVPR_ACTIVITY_MASK;
  373. else
  374. src->ivpr &= ~IVPR_ACTIVITY_MASK;
  375. if (src->destmask == 0) {
  376. /* No target */
  377. pr_debug("%s: IRQ %d has no target\n", __func__, n_IRQ);
  378. return;
  379. }
  380. if (src->destmask == (1 << src->last_cpu)) {
  381. /* Only one CPU is allowed to receive this IRQ */
  382. IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active);
  383. } else if (!(src->ivpr & IVPR_MODE_MASK)) {
  384. /* Directed delivery mode */
  385. for (i = 0; i < opp->nb_cpus; i++) {
  386. if (src->destmask & (1 << i)) {
  387. IRQ_local_pipe(opp, i, n_IRQ, active,
  388. was_active);
  389. }
  390. }
  391. } else {
  392. /* Distributed delivery mode */
  393. for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
  394. if (i == opp->nb_cpus)
  395. i = 0;
  396. if (src->destmask & (1 << i)) {
  397. IRQ_local_pipe(opp, i, n_IRQ, active,
  398. was_active);
  399. src->last_cpu = i;
  400. break;
  401. }
  402. }
  403. }
  404. }
  405. static void openpic_set_irq(void *opaque, int n_IRQ, int level)
  406. {
  407. struct openpic *opp = opaque;
  408. struct irq_source *src;
  409. if (n_IRQ >= MAX_IRQ) {
  410. WARN_ONCE(1, "%s: IRQ %d out of range\n", __func__, n_IRQ);
  411. return;
  412. }
  413. src = &opp->src[n_IRQ];
  414. pr_debug("openpic: set irq %d = %d ivpr=0x%08x\n",
  415. n_IRQ, level, src->ivpr);
  416. if (src->level) {
  417. /* level-sensitive irq */
  418. src->pending = level;
  419. openpic_update_irq(opp, n_IRQ);
  420. } else {
  421. /* edge-sensitive irq */
  422. if (level) {
  423. src->pending = 1;
  424. openpic_update_irq(opp, n_IRQ);
  425. }
  426. if (src->output != ILR_INTTGT_INT) {
  427. /* Edge-triggered interrupts shouldn't be used
  428. * with non-INT delivery, but just in case,
  429. * try to make it do something sane rather than
  430. * cause an interrupt storm. This is close to
  431. * what you'd probably see happen in real hardware.
  432. */
  433. src->pending = 0;
  434. openpic_update_irq(opp, n_IRQ);
  435. }
  436. }
  437. }
  438. static void openpic_reset(struct openpic *opp)
  439. {
  440. int i;
  441. opp->gcr = GCR_RESET;
  442. /* Initialise controller registers */
  443. opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) |
  444. (opp->vid << FRR_VID_SHIFT);
  445. opp->pir = 0;
  446. opp->spve = -1 & opp->vector_mask;
  447. opp->tfrr = opp->tfrr_reset;
  448. /* Initialise IRQ sources */
  449. for (i = 0; i < opp->max_irq; i++) {
  450. opp->src[i].ivpr = opp->ivpr_reset;
  451. switch (opp->src[i].type) {
  452. case IRQ_TYPE_NORMAL:
  453. opp->src[i].level =
  454. !!(opp->ivpr_reset & IVPR_SENSE_MASK);
  455. break;
  456. case IRQ_TYPE_FSLINT:
  457. opp->src[i].ivpr |= IVPR_POLARITY_MASK;
  458. break;
  459. case IRQ_TYPE_FSLSPECIAL:
  460. break;
  461. }
  462. write_IRQreg_idr(opp, i, opp->idr_reset);
  463. }
  464. /* Initialise IRQ destinations */
  465. for (i = 0; i < MAX_CPU; i++) {
  466. opp->dst[i].ctpr = 15;
  467. memset(&opp->dst[i].raised, 0, sizeof(struct irq_queue));
  468. opp->dst[i].raised.next = -1;
  469. memset(&opp->dst[i].servicing, 0, sizeof(struct irq_queue));
  470. opp->dst[i].servicing.next = -1;
  471. }
  472. /* Initialise timers */
  473. for (i = 0; i < MAX_TMR; i++) {
  474. opp->timers[i].tccr = 0;
  475. opp->timers[i].tbcr = TBCR_CI;
  476. }
  477. /* Go out of RESET state */
  478. opp->gcr = 0;
  479. }
  480. static inline uint32_t read_IRQreg_idr(struct openpic *opp, int n_IRQ)
  481. {
  482. return opp->src[n_IRQ].idr;
  483. }
  484. static inline uint32_t read_IRQreg_ilr(struct openpic *opp, int n_IRQ)
  485. {
  486. if (opp->flags & OPENPIC_FLAG_ILR)
  487. return opp->src[n_IRQ].output;
  488. return 0xffffffff;
  489. }
  490. static inline uint32_t read_IRQreg_ivpr(struct openpic *opp, int n_IRQ)
  491. {
  492. return opp->src[n_IRQ].ivpr;
  493. }
  494. static inline void write_IRQreg_idr(struct openpic *opp, int n_IRQ,
  495. uint32_t val)
  496. {
  497. struct irq_source *src = &opp->src[n_IRQ];
  498. uint32_t normal_mask = (1UL << opp->nb_cpus) - 1;
  499. uint32_t crit_mask = 0;
  500. uint32_t mask = normal_mask;
  501. int crit_shift = IDR_EP_SHIFT - opp->nb_cpus;
  502. int i;
  503. if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
  504. crit_mask = mask << crit_shift;
  505. mask |= crit_mask | IDR_EP;
  506. }
  507. src->idr = val & mask;
  508. pr_debug("Set IDR %d to 0x%08x\n", n_IRQ, src->idr);
  509. if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
  510. if (src->idr & crit_mask) {
  511. if (src->idr & normal_mask) {
  512. pr_debug("%s: IRQ configured for multiple output types, using critical\n",
  513. __func__);
  514. }
  515. src->output = ILR_INTTGT_CINT;
  516. src->nomask = true;
  517. src->destmask = 0;
  518. for (i = 0; i < opp->nb_cpus; i++) {
  519. int n_ci = IDR_CI0_SHIFT - i;
  520. if (src->idr & (1UL << n_ci))
  521. src->destmask |= 1UL << i;
  522. }
  523. } else {
  524. src->output = ILR_INTTGT_INT;
  525. src->nomask = false;
  526. src->destmask = src->idr & normal_mask;
  527. }
  528. } else {
  529. src->destmask = src->idr;
  530. }
  531. }
  532. static inline void write_IRQreg_ilr(struct openpic *opp, int n_IRQ,
  533. uint32_t val)
  534. {
  535. if (opp->flags & OPENPIC_FLAG_ILR) {
  536. struct irq_source *src = &opp->src[n_IRQ];
  537. src->output = val & ILR_INTTGT_MASK;
  538. pr_debug("Set ILR %d to 0x%08x, output %d\n", n_IRQ, src->idr,
  539. src->output);
  540. /* TODO: on MPIC v4.0 only, set nomask for non-INT */
  541. }
  542. }
  543. static inline void write_IRQreg_ivpr(struct openpic *opp, int n_IRQ,
  544. uint32_t val)
  545. {
  546. uint32_t mask;
  547. /* NOTE when implementing newer FSL MPIC models: starting with v4.0,
  548. * the polarity bit is read-only on internal interrupts.
  549. */
  550. mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK |
  551. IVPR_POLARITY_MASK | opp->vector_mask;
  552. /* ACTIVITY bit is read-only */
  553. opp->src[n_IRQ].ivpr =
  554. (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask);
  555. /* For FSL internal interrupts, The sense bit is reserved and zero,
  556. * and the interrupt is always level-triggered. Timers and IPIs
  557. * have no sense or polarity bits, and are edge-triggered.
  558. */
  559. switch (opp->src[n_IRQ].type) {
  560. case IRQ_TYPE_NORMAL:
  561. opp->src[n_IRQ].level =
  562. !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK);
  563. break;
  564. case IRQ_TYPE_FSLINT:
  565. opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK;
  566. break;
  567. case IRQ_TYPE_FSLSPECIAL:
  568. opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK);
  569. break;
  570. }
  571. openpic_update_irq(opp, n_IRQ);
  572. pr_debug("Set IVPR %d to 0x%08x -> 0x%08x\n", n_IRQ, val,
  573. opp->src[n_IRQ].ivpr);
  574. }
  575. static void openpic_gcr_write(struct openpic *opp, uint64_t val)
  576. {
  577. if (val & GCR_RESET) {
  578. openpic_reset(opp);
  579. return;
  580. }
  581. opp->gcr &= ~opp->mpic_mode_mask;
  582. opp->gcr |= val & opp->mpic_mode_mask;
  583. }
  584. static int openpic_gbl_write(void *opaque, gpa_t addr, u32 val)
  585. {
  586. struct openpic *opp = opaque;
  587. int err = 0;
  588. pr_debug("%s: addr %#llx <= %08x\n", __func__, addr, val);
  589. if (addr & 0xF)
  590. return 0;
  591. switch (addr) {
  592. case 0x00: /* Block Revision Register1 (BRR1) is Readonly */
  593. break;
  594. case 0x40:
  595. case 0x50:
  596. case 0x60:
  597. case 0x70:
  598. case 0x80:
  599. case 0x90:
  600. case 0xA0:
  601. case 0xB0:
  602. err = openpic_cpu_write_internal(opp, addr, val,
  603. get_current_cpu());
  604. break;
  605. case 0x1000: /* FRR */
  606. break;
  607. case 0x1020: /* GCR */
  608. openpic_gcr_write(opp, val);
  609. break;
  610. case 0x1080: /* VIR */
  611. break;
  612. case 0x1090: /* PIR */
  613. /*
  614. * This register is used to reset a CPU core --
  615. * let userspace handle it.
  616. */
  617. err = -ENXIO;
  618. break;
  619. case 0x10A0: /* IPI_IVPR */
  620. case 0x10B0:
  621. case 0x10C0:
  622. case 0x10D0: {
  623. int idx;
  624. idx = (addr - 0x10A0) >> 4;
  625. write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val);
  626. break;
  627. }
  628. case 0x10E0: /* SPVE */
  629. opp->spve = val & opp->vector_mask;
  630. break;
  631. default:
  632. break;
  633. }
  634. return err;
  635. }
  636. static int openpic_gbl_read(void *opaque, gpa_t addr, u32 *ptr)
  637. {
  638. struct openpic *opp = opaque;
  639. u32 retval;
  640. int err = 0;
  641. pr_debug("%s: addr %#llx\n", __func__, addr);
  642. retval = 0xFFFFFFFF;
  643. if (addr & 0xF)
  644. goto out;
  645. switch (addr) {
  646. case 0x1000: /* FRR */
  647. retval = opp->frr;
  648. retval |= (opp->nb_cpus - 1) << FRR_NCPU_SHIFT;
  649. break;
  650. case 0x1020: /* GCR */
  651. retval = opp->gcr;
  652. break;
  653. case 0x1080: /* VIR */
  654. retval = opp->vir;
  655. break;
  656. case 0x1090: /* PIR */
  657. retval = 0x00000000;
  658. break;
  659. case 0x00: /* Block Revision Register1 (BRR1) */
  660. retval = opp->brr1;
  661. break;
  662. case 0x40:
  663. case 0x50:
  664. case 0x60:
  665. case 0x70:
  666. case 0x80:
  667. case 0x90:
  668. case 0xA0:
  669. case 0xB0:
  670. err = openpic_cpu_read_internal(opp, addr,
  671. &retval, get_current_cpu());
  672. break;
  673. case 0x10A0: /* IPI_IVPR */
  674. case 0x10B0:
  675. case 0x10C0:
  676. case 0x10D0:
  677. {
  678. int idx;
  679. idx = (addr - 0x10A0) >> 4;
  680. retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx);
  681. }
  682. break;
  683. case 0x10E0: /* SPVE */
  684. retval = opp->spve;
  685. break;
  686. default:
  687. break;
  688. }
  689. out:
  690. pr_debug("%s: => 0x%08x\n", __func__, retval);
  691. *ptr = retval;
  692. return err;
  693. }
  694. static int openpic_tmr_write(void *opaque, gpa_t addr, u32 val)
  695. {
  696. struct openpic *opp = opaque;
  697. int idx;
  698. addr += 0x10f0;
  699. pr_debug("%s: addr %#llx <= %08x\n", __func__, addr, val);
  700. if (addr & 0xF)
  701. return 0;
  702. if (addr == 0x10f0) {
  703. /* TFRR */
  704. opp->tfrr = val;
  705. return 0;
  706. }
  707. idx = (addr >> 6) & 0x3;
  708. addr = addr & 0x30;
  709. switch (addr & 0x30) {
  710. case 0x00: /* TCCR */
  711. break;
  712. case 0x10: /* TBCR */
  713. if ((opp->timers[idx].tccr & TCCR_TOG) != 0 &&
  714. (val & TBCR_CI) == 0 &&
  715. (opp->timers[idx].tbcr & TBCR_CI) != 0)
  716. opp->timers[idx].tccr &= ~TCCR_TOG;
  717. opp->timers[idx].tbcr = val;
  718. break;
  719. case 0x20: /* TVPR */
  720. write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val);
  721. break;
  722. case 0x30: /* TDR */
  723. write_IRQreg_idr(opp, opp->irq_tim0 + idx, val);
  724. break;
  725. }
  726. return 0;
  727. }
  728. static int openpic_tmr_read(void *opaque, gpa_t addr, u32 *ptr)
  729. {
  730. struct openpic *opp = opaque;
  731. uint32_t retval = -1;
  732. int idx;
  733. pr_debug("%s: addr %#llx\n", __func__, addr);
  734. if (addr & 0xF)
  735. goto out;
  736. idx = (addr >> 6) & 0x3;
  737. if (addr == 0x0) {
  738. /* TFRR */
  739. retval = opp->tfrr;
  740. goto out;
  741. }
  742. switch (addr & 0x30) {
  743. case 0x00: /* TCCR */
  744. retval = opp->timers[idx].tccr;
  745. break;
  746. case 0x10: /* TBCR */
  747. retval = opp->timers[idx].tbcr;
  748. break;
  749. case 0x20: /* TIPV */
  750. retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx);
  751. break;
  752. case 0x30: /* TIDE (TIDR) */
  753. retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx);
  754. break;
  755. }
  756. out:
  757. pr_debug("%s: => 0x%08x\n", __func__, retval);
  758. *ptr = retval;
  759. return 0;
  760. }
  761. static int openpic_src_write(void *opaque, gpa_t addr, u32 val)
  762. {
  763. struct openpic *opp = opaque;
  764. int idx;
  765. pr_debug("%s: addr %#llx <= %08x\n", __func__, addr, val);
  766. addr = addr & 0xffff;
  767. idx = addr >> 5;
  768. switch (addr & 0x1f) {
  769. case 0x00:
  770. write_IRQreg_ivpr(opp, idx, val);
  771. break;
  772. case 0x10:
  773. write_IRQreg_idr(opp, idx, val);
  774. break;
  775. case 0x18:
  776. write_IRQreg_ilr(opp, idx, val);
  777. break;
  778. }
  779. return 0;
  780. }
  781. static int openpic_src_read(void *opaque, gpa_t addr, u32 *ptr)
  782. {
  783. struct openpic *opp = opaque;
  784. uint32_t retval;
  785. int idx;
  786. pr_debug("%s: addr %#llx\n", __func__, addr);
  787. retval = 0xFFFFFFFF;
  788. addr = addr & 0xffff;
  789. idx = addr >> 5;
  790. switch (addr & 0x1f) {
  791. case 0x00:
  792. retval = read_IRQreg_ivpr(opp, idx);
  793. break;
  794. case 0x10:
  795. retval = read_IRQreg_idr(opp, idx);
  796. break;
  797. case 0x18:
  798. retval = read_IRQreg_ilr(opp, idx);
  799. break;
  800. }
  801. pr_debug("%s: => 0x%08x\n", __func__, retval);
  802. *ptr = retval;
  803. return 0;
  804. }
  805. static int openpic_msi_write(void *opaque, gpa_t addr, u32 val)
  806. {
  807. struct openpic *opp = opaque;
  808. int idx = opp->irq_msi;
  809. int srs, ibs;
  810. pr_debug("%s: addr %#llx <= 0x%08x\n", __func__, addr, val);
  811. if (addr & 0xF)
  812. return 0;
  813. switch (addr) {
  814. case MSIIR_OFFSET:
  815. srs = val >> MSIIR_SRS_SHIFT;
  816. idx += srs;
  817. ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT;
  818. opp->msi[srs].msir |= 1 << ibs;
  819. openpic_set_irq(opp, idx, 1);
  820. break;
  821. default:
  822. /* most registers are read-only, thus ignored */
  823. break;
  824. }
  825. return 0;
  826. }
  827. static int openpic_msi_read(void *opaque, gpa_t addr, u32 *ptr)
  828. {
  829. struct openpic *opp = opaque;
  830. uint32_t r = 0;
  831. int i, srs;
  832. pr_debug("%s: addr %#llx\n", __func__, addr);
  833. if (addr & 0xF)
  834. return -ENXIO;
  835. srs = addr >> 4;
  836. switch (addr) {
  837. case 0x00:
  838. case 0x10:
  839. case 0x20:
  840. case 0x30:
  841. case 0x40:
  842. case 0x50:
  843. case 0x60:
  844. case 0x70: /* MSIRs */
  845. r = opp->msi[srs].msir;
  846. /* Clear on read */
  847. opp->msi[srs].msir = 0;
  848. openpic_set_irq(opp, opp->irq_msi + srs, 0);
  849. break;
  850. case 0x120: /* MSISR */
  851. for (i = 0; i < MAX_MSI; i++)
  852. r |= (opp->msi[i].msir ? 1 : 0) << i;
  853. break;
  854. }
  855. pr_debug("%s: => 0x%08x\n", __func__, r);
  856. *ptr = r;
  857. return 0;
  858. }
  859. static int openpic_summary_read(void *opaque, gpa_t addr, u32 *ptr)
  860. {
  861. uint32_t r = 0;
  862. pr_debug("%s: addr %#llx\n", __func__, addr);
  863. /* TODO: EISR/EIMR */
  864. *ptr = r;
  865. return 0;
  866. }
  867. static int openpic_summary_write(void *opaque, gpa_t addr, u32 val)
  868. {
  869. pr_debug("%s: addr %#llx <= 0x%08x\n", __func__, addr, val);
  870. /* TODO: EISR/EIMR */
  871. return 0;
  872. }
  873. static int openpic_cpu_write_internal(void *opaque, gpa_t addr,
  874. u32 val, int idx)
  875. {
  876. struct openpic *opp = opaque;
  877. struct irq_source *src;
  878. struct irq_dest *dst;
  879. int s_IRQ, n_IRQ;
  880. pr_debug("%s: cpu %d addr %#llx <= 0x%08x\n", __func__, idx,
  881. addr, val);
  882. if (idx < 0)
  883. return 0;
  884. if (addr & 0xF)
  885. return 0;
  886. dst = &opp->dst[idx];
  887. addr &= 0xFF0;
  888. switch (addr) {
  889. case 0x40: /* IPIDR */
  890. case 0x50:
  891. case 0x60:
  892. case 0x70:
  893. idx = (addr - 0x40) >> 4;
  894. /* we use IDE as mask which CPUs to deliver the IPI to still. */
  895. opp->src[opp->irq_ipi0 + idx].destmask |= val;
  896. openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
  897. openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
  898. break;
  899. case 0x80: /* CTPR */
  900. dst->ctpr = val & 0x0000000F;
  901. pr_debug("%s: set CPU %d ctpr to %d, raised %d servicing %d\n",
  902. __func__, idx, dst->ctpr, dst->raised.priority,
  903. dst->servicing.priority);
  904. if (dst->raised.priority <= dst->ctpr) {
  905. pr_debug("%s: Lower OpenPIC INT output cpu %d due to ctpr\n",
  906. __func__, idx);
  907. mpic_irq_lower(opp, dst, ILR_INTTGT_INT);
  908. } else if (dst->raised.priority > dst->servicing.priority) {
  909. pr_debug("%s: Raise OpenPIC INT output cpu %d irq %d\n",
  910. __func__, idx, dst->raised.next);
  911. mpic_irq_raise(opp, dst, ILR_INTTGT_INT);
  912. }
  913. break;
  914. case 0x90: /* WHOAMI */
  915. /* Read-only register */
  916. break;
  917. case 0xA0: /* IACK */
  918. /* Read-only register */
  919. break;
  920. case 0xB0: { /* EOI */
  921. int notify_eoi;
  922. pr_debug("EOI\n");
  923. s_IRQ = IRQ_get_next(opp, &dst->servicing);
  924. if (s_IRQ < 0) {
  925. pr_debug("%s: EOI with no interrupt in service\n",
  926. __func__);
  927. break;
  928. }
  929. IRQ_resetbit(&dst->servicing, s_IRQ);
  930. /* Notify listeners that the IRQ is over */
  931. notify_eoi = s_IRQ;
  932. /* Set up next servicing IRQ */
  933. s_IRQ = IRQ_get_next(opp, &dst->servicing);
  934. /* Check queued interrupts. */
  935. n_IRQ = IRQ_get_next(opp, &dst->raised);
  936. src = &opp->src[n_IRQ];
  937. if (n_IRQ != -1 &&
  938. (s_IRQ == -1 ||
  939. IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) {
  940. pr_debug("Raise OpenPIC INT output cpu %d irq %d\n",
  941. idx, n_IRQ);
  942. mpic_irq_raise(opp, dst, ILR_INTTGT_INT);
  943. }
  944. spin_unlock(&opp->lock);
  945. kvm_notify_acked_irq(opp->kvm, 0, notify_eoi);
  946. spin_lock(&opp->lock);
  947. break;
  948. }
  949. default:
  950. break;
  951. }
  952. return 0;
  953. }
  954. static int openpic_cpu_write(void *opaque, gpa_t addr, u32 val)
  955. {
  956. struct openpic *opp = opaque;
  957. return openpic_cpu_write_internal(opp, addr, val,
  958. (addr & 0x1f000) >> 12);
  959. }
  960. static uint32_t openpic_iack(struct openpic *opp, struct irq_dest *dst,
  961. int cpu)
  962. {
  963. struct irq_source *src;
  964. int retval, irq;
  965. pr_debug("Lower OpenPIC INT output\n");
  966. mpic_irq_lower(opp, dst, ILR_INTTGT_INT);
  967. irq = IRQ_get_next(opp, &dst->raised);
  968. pr_debug("IACK: irq=%d\n", irq);
  969. if (irq == -1)
  970. /* No more interrupt pending */
  971. return opp->spve;
  972. src = &opp->src[irq];
  973. if (!(src->ivpr & IVPR_ACTIVITY_MASK) ||
  974. !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) {
  975. pr_err("%s: bad raised IRQ %d ctpr %d ivpr 0x%08x\n",
  976. __func__, irq, dst->ctpr, src->ivpr);
  977. openpic_update_irq(opp, irq);
  978. retval = opp->spve;
  979. } else {
  980. /* IRQ enter servicing state */
  981. IRQ_setbit(&dst->servicing, irq);
  982. retval = IVPR_VECTOR(opp, src->ivpr);
  983. }
  984. if (!src->level) {
  985. /* edge-sensitive IRQ */
  986. src->ivpr &= ~IVPR_ACTIVITY_MASK;
  987. src->pending = 0;
  988. IRQ_resetbit(&dst->raised, irq);
  989. }
  990. if ((irq >= opp->irq_ipi0) && (irq < (opp->irq_ipi0 + MAX_IPI))) {
  991. src->destmask &= ~(1 << cpu);
  992. if (src->destmask && !src->level) {
  993. /* trigger on CPUs that didn't know about it yet */
  994. openpic_set_irq(opp, irq, 1);
  995. openpic_set_irq(opp, irq, 0);
  996. /* if all CPUs knew about it, set active bit again */
  997. src->ivpr |= IVPR_ACTIVITY_MASK;
  998. }
  999. }
  1000. return retval;
  1001. }
  1002. void kvmppc_mpic_set_epr(struct kvm_vcpu *vcpu)
  1003. {
  1004. struct openpic *opp = vcpu->arch.mpic;
  1005. int cpu = vcpu->arch.irq_cpu_id;
  1006. unsigned long flags;
  1007. spin_lock_irqsave(&opp->lock, flags);
  1008. if ((opp->gcr & opp->mpic_mode_mask) == GCR_MODE_PROXY)
  1009. kvmppc_set_epr(vcpu, openpic_iack(opp, &opp->dst[cpu], cpu));
  1010. spin_unlock_irqrestore(&opp->lock, flags);
  1011. }
  1012. static int openpic_cpu_read_internal(void *opaque, gpa_t addr,
  1013. u32 *ptr, int idx)
  1014. {
  1015. struct openpic *opp = opaque;
  1016. struct irq_dest *dst;
  1017. uint32_t retval;
  1018. pr_debug("%s: cpu %d addr %#llx\n", __func__, idx, addr);
  1019. retval = 0xFFFFFFFF;
  1020. if (idx < 0)
  1021. goto out;
  1022. if (addr & 0xF)
  1023. goto out;
  1024. dst = &opp->dst[idx];
  1025. addr &= 0xFF0;
  1026. switch (addr) {
  1027. case 0x80: /* CTPR */
  1028. retval = dst->ctpr;
  1029. break;
  1030. case 0x90: /* WHOAMI */
  1031. retval = idx;
  1032. break;
  1033. case 0xA0: /* IACK */
  1034. retval = openpic_iack(opp, dst, idx);
  1035. break;
  1036. case 0xB0: /* EOI */
  1037. retval = 0;
  1038. break;
  1039. default:
  1040. break;
  1041. }
  1042. pr_debug("%s: => 0x%08x\n", __func__, retval);
  1043. out:
  1044. *ptr = retval;
  1045. return 0;
  1046. }
  1047. static int openpic_cpu_read(void *opaque, gpa_t addr, u32 *ptr)
  1048. {
  1049. struct openpic *opp = opaque;
  1050. return openpic_cpu_read_internal(opp, addr, ptr,
  1051. (addr & 0x1f000) >> 12);
  1052. }
  1053. struct mem_reg {
  1054. int (*read)(void *opaque, gpa_t addr, u32 *ptr);
  1055. int (*write)(void *opaque, gpa_t addr, u32 val);
  1056. gpa_t start_addr;
  1057. int size;
  1058. };
  1059. static const struct mem_reg openpic_gbl_mmio = {
  1060. .write = openpic_gbl_write,
  1061. .read = openpic_gbl_read,
  1062. .start_addr = OPENPIC_GLB_REG_START,
  1063. .size = OPENPIC_GLB_REG_SIZE,
  1064. };
  1065. static const struct mem_reg openpic_tmr_mmio = {
  1066. .write = openpic_tmr_write,
  1067. .read = openpic_tmr_read,
  1068. .start_addr = OPENPIC_TMR_REG_START,
  1069. .size = OPENPIC_TMR_REG_SIZE,
  1070. };
  1071. static const struct mem_reg openpic_cpu_mmio = {
  1072. .write = openpic_cpu_write,
  1073. .read = openpic_cpu_read,
  1074. .start_addr = OPENPIC_CPU_REG_START,
  1075. .size = OPENPIC_CPU_REG_SIZE,
  1076. };
  1077. static const struct mem_reg openpic_src_mmio = {
  1078. .write = openpic_src_write,
  1079. .read = openpic_src_read,
  1080. .start_addr = OPENPIC_SRC_REG_START,
  1081. .size = OPENPIC_SRC_REG_SIZE,
  1082. };
  1083. static const struct mem_reg openpic_msi_mmio = {
  1084. .read = openpic_msi_read,
  1085. .write = openpic_msi_write,
  1086. .start_addr = OPENPIC_MSI_REG_START,
  1087. .size = OPENPIC_MSI_REG_SIZE,
  1088. };
  1089. static const struct mem_reg openpic_summary_mmio = {
  1090. .read = openpic_summary_read,
  1091. .write = openpic_summary_write,
  1092. .start_addr = OPENPIC_SUMMARY_REG_START,
  1093. .size = OPENPIC_SUMMARY_REG_SIZE,
  1094. };
  1095. static void add_mmio_region(struct openpic *opp, const struct mem_reg *mr)
  1096. {
  1097. if (opp->num_mmio_regions >= MAX_MMIO_REGIONS) {
  1098. WARN(1, "kvm mpic: too many mmio regions\n");
  1099. return;
  1100. }
  1101. opp->mmio_regions[opp->num_mmio_regions++] = mr;
  1102. }
  1103. static void fsl_common_init(struct openpic *opp)
  1104. {
  1105. int i;
  1106. int virq = MAX_SRC;
  1107. add_mmio_region(opp, &openpic_msi_mmio);
  1108. add_mmio_region(opp, &openpic_summary_mmio);
  1109. opp->vid = VID_REVISION_1_2;
  1110. opp->vir = VIR_GENERIC;
  1111. opp->vector_mask = 0xFFFF;
  1112. opp->tfrr_reset = 0;
  1113. opp->ivpr_reset = IVPR_MASK_MASK;
  1114. opp->idr_reset = 1 << 0;
  1115. opp->max_irq = MAX_IRQ;
  1116. opp->irq_ipi0 = virq;
  1117. virq += MAX_IPI;
  1118. opp->irq_tim0 = virq;
  1119. virq += MAX_TMR;
  1120. BUG_ON(virq > MAX_IRQ);
  1121. opp->irq_msi = 224;
  1122. for (i = 0; i < opp->fsl->max_ext; i++)
  1123. opp->src[i].level = false;
  1124. /* Internal interrupts, including message and MSI */
  1125. for (i = 16; i < MAX_SRC; i++) {
  1126. opp->src[i].type = IRQ_TYPE_FSLINT;
  1127. opp->src[i].level = true;
  1128. }
  1129. /* timers and IPIs */
  1130. for (i = MAX_SRC; i < virq; i++) {
  1131. opp->src[i].type = IRQ_TYPE_FSLSPECIAL;
  1132. opp->src[i].level = false;
  1133. }
  1134. }
  1135. static int kvm_mpic_read_internal(struct openpic *opp, gpa_t addr, u32 *ptr)
  1136. {
  1137. int i;
  1138. for (i = 0; i < opp->num_mmio_regions; i++) {
  1139. const struct mem_reg *mr = opp->mmio_regions[i];
  1140. if (mr->start_addr > addr || addr >= mr->start_addr + mr->size)
  1141. continue;
  1142. return mr->read(opp, addr - mr->start_addr, ptr);
  1143. }
  1144. return -ENXIO;
  1145. }
  1146. static int kvm_mpic_write_internal(struct openpic *opp, gpa_t addr, u32 val)
  1147. {
  1148. int i;
  1149. for (i = 0; i < opp->num_mmio_regions; i++) {
  1150. const struct mem_reg *mr = opp->mmio_regions[i];
  1151. if (mr->start_addr > addr || addr >= mr->start_addr + mr->size)
  1152. continue;
  1153. return mr->write(opp, addr - mr->start_addr, val);
  1154. }
  1155. return -ENXIO;
  1156. }
  1157. static int kvm_mpic_read(struct kvm_vcpu *vcpu,
  1158. struct kvm_io_device *this,
  1159. gpa_t addr, int len, void *ptr)
  1160. {
  1161. struct openpic *opp = container_of(this, struct openpic, mmio);
  1162. int ret;
  1163. union {
  1164. u32 val;
  1165. u8 bytes[4];
  1166. } u;
  1167. if (addr & (len - 1)) {
  1168. pr_debug("%s: bad alignment %llx/%d\n",
  1169. __func__, addr, len);
  1170. return -EINVAL;
  1171. }
  1172. spin_lock_irq(&opp->lock);
  1173. ret = kvm_mpic_read_internal(opp, addr - opp->reg_base, &u.val);
  1174. spin_unlock_irq(&opp->lock);
  1175. /*
  1176. * Technically only 32-bit accesses are allowed, but be nice to
  1177. * people dumping registers a byte at a time -- it works in real
  1178. * hardware (reads only, not writes).
  1179. */
  1180. if (len == 4) {
  1181. *(u32 *)ptr = u.val;
  1182. pr_debug("%s: addr %llx ret %d len 4 val %x\n",
  1183. __func__, addr, ret, u.val);
  1184. } else if (len == 1) {
  1185. *(u8 *)ptr = u.bytes[addr & 3];
  1186. pr_debug("%s: addr %llx ret %d len 1 val %x\n",
  1187. __func__, addr, ret, u.bytes[addr & 3]);
  1188. } else {
  1189. pr_debug("%s: bad length %d\n", __func__, len);
  1190. return -EINVAL;
  1191. }
  1192. return ret;
  1193. }
  1194. static int kvm_mpic_write(struct kvm_vcpu *vcpu,
  1195. struct kvm_io_device *this,
  1196. gpa_t addr, int len, const void *ptr)
  1197. {
  1198. struct openpic *opp = container_of(this, struct openpic, mmio);
  1199. int ret;
  1200. if (len != 4) {
  1201. pr_debug("%s: bad length %d\n", __func__, len);
  1202. return -EOPNOTSUPP;
  1203. }
  1204. if (addr & 3) {
  1205. pr_debug("%s: bad alignment %llx/%d\n", __func__, addr, len);
  1206. return -EOPNOTSUPP;
  1207. }
  1208. spin_lock_irq(&opp->lock);
  1209. ret = kvm_mpic_write_internal(opp, addr - opp->reg_base,
  1210. *(const u32 *)ptr);
  1211. spin_unlock_irq(&opp->lock);
  1212. pr_debug("%s: addr %llx ret %d val %x\n",
  1213. __func__, addr, ret, *(const u32 *)ptr);
  1214. return ret;
  1215. }
  1216. static const struct kvm_io_device_ops mpic_mmio_ops = {
  1217. .read = kvm_mpic_read,
  1218. .write = kvm_mpic_write,
  1219. };
  1220. static void map_mmio(struct openpic *opp)
  1221. {
  1222. kvm_iodevice_init(&opp->mmio, &mpic_mmio_ops);
  1223. kvm_io_bus_register_dev(opp->kvm, KVM_MMIO_BUS,
  1224. opp->reg_base, OPENPIC_REG_SIZE,
  1225. &opp->mmio);
  1226. }
  1227. static void unmap_mmio(struct openpic *opp)
  1228. {
  1229. kvm_io_bus_unregister_dev(opp->kvm, KVM_MMIO_BUS, &opp->mmio);
  1230. }
  1231. static int set_base_addr(struct openpic *opp, struct kvm_device_attr *attr)
  1232. {
  1233. u64 base;
  1234. if (copy_from_user(&base, (u64 __user *)(long)attr->addr, sizeof(u64)))
  1235. return -EFAULT;
  1236. if (base & 0x3ffff) {
  1237. pr_debug("kvm mpic %s: KVM_DEV_MPIC_BASE_ADDR %08llx not aligned\n",
  1238. __func__, base);
  1239. return -EINVAL;
  1240. }
  1241. if (base == opp->reg_base)
  1242. return 0;
  1243. mutex_lock(&opp->kvm->slots_lock);
  1244. unmap_mmio(opp);
  1245. opp->reg_base = base;
  1246. pr_debug("kvm mpic %s: KVM_DEV_MPIC_BASE_ADDR %08llx\n",
  1247. __func__, base);
  1248. if (base == 0)
  1249. goto out;
  1250. map_mmio(opp);
  1251. out:
  1252. mutex_unlock(&opp->kvm->slots_lock);
  1253. return 0;
  1254. }
  1255. #define ATTR_SET 0
  1256. #define ATTR_GET 1
  1257. static int access_reg(struct openpic *opp, gpa_t addr, u32 *val, int type)
  1258. {
  1259. int ret;
  1260. if (addr & 3)
  1261. return -ENXIO;
  1262. spin_lock_irq(&opp->lock);
  1263. if (type == ATTR_SET)
  1264. ret = kvm_mpic_write_internal(opp, addr, *val);
  1265. else
  1266. ret = kvm_mpic_read_internal(opp, addr, val);
  1267. spin_unlock_irq(&opp->lock);
  1268. pr_debug("%s: type %d addr %llx val %x\n", __func__, type, addr, *val);
  1269. return ret;
  1270. }
  1271. static int mpic_set_attr(struct kvm_device *dev, struct kvm_device_attr *attr)
  1272. {
  1273. struct openpic *opp = dev->private;
  1274. u32 attr32;
  1275. switch (attr->group) {
  1276. case KVM_DEV_MPIC_GRP_MISC:
  1277. switch (attr->attr) {
  1278. case KVM_DEV_MPIC_BASE_ADDR:
  1279. return set_base_addr(opp, attr);
  1280. }
  1281. break;
  1282. case KVM_DEV_MPIC_GRP_REGISTER:
  1283. if (get_user(attr32, (u32 __user *)(long)attr->addr))
  1284. return -EFAULT;
  1285. return access_reg(opp, attr->attr, &attr32, ATTR_SET);
  1286. case KVM_DEV_MPIC_GRP_IRQ_ACTIVE:
  1287. if (attr->attr > MAX_SRC)
  1288. return -EINVAL;
  1289. if (get_user(attr32, (u32 __user *)(long)attr->addr))
  1290. return -EFAULT;
  1291. if (attr32 != 0 && attr32 != 1)
  1292. return -EINVAL;
  1293. spin_lock_irq(&opp->lock);
  1294. openpic_set_irq(opp, attr->attr, attr32);
  1295. spin_unlock_irq(&opp->lock);
  1296. return 0;
  1297. }
  1298. return -ENXIO;
  1299. }
  1300. static int mpic_get_attr(struct kvm_device *dev, struct kvm_device_attr *attr)
  1301. {
  1302. struct openpic *opp = dev->private;
  1303. u64 attr64;
  1304. u32 attr32;
  1305. int ret;
  1306. switch (attr->group) {
  1307. case KVM_DEV_MPIC_GRP_MISC:
  1308. switch (attr->attr) {
  1309. case KVM_DEV_MPIC_BASE_ADDR:
  1310. mutex_lock(&opp->kvm->slots_lock);
  1311. attr64 = opp->reg_base;
  1312. mutex_unlock(&opp->kvm->slots_lock);
  1313. if (copy_to_user((u64 __user *)(long)attr->addr,
  1314. &attr64, sizeof(u64)))
  1315. return -EFAULT;
  1316. return 0;
  1317. }
  1318. break;
  1319. case KVM_DEV_MPIC_GRP_REGISTER:
  1320. ret = access_reg(opp, attr->attr, &attr32, ATTR_GET);
  1321. if (ret)
  1322. return ret;
  1323. if (put_user(attr32, (u32 __user *)(long)attr->addr))
  1324. return -EFAULT;
  1325. return 0;
  1326. case KVM_DEV_MPIC_GRP_IRQ_ACTIVE:
  1327. if (attr->attr > MAX_SRC)
  1328. return -EINVAL;
  1329. spin_lock_irq(&opp->lock);
  1330. attr32 = opp->src[attr->attr].pending;
  1331. spin_unlock_irq(&opp->lock);
  1332. if (put_user(attr32, (u32 __user *)(long)attr->addr))
  1333. return -EFAULT;
  1334. return 0;
  1335. }
  1336. return -ENXIO;
  1337. }
  1338. static int mpic_has_attr(struct kvm_device *dev, struct kvm_device_attr *attr)
  1339. {
  1340. switch (attr->group) {
  1341. case KVM_DEV_MPIC_GRP_MISC:
  1342. switch (attr->attr) {
  1343. case KVM_DEV_MPIC_BASE_ADDR:
  1344. return 0;
  1345. }
  1346. break;
  1347. case KVM_DEV_MPIC_GRP_REGISTER:
  1348. return 0;
  1349. case KVM_DEV_MPIC_GRP_IRQ_ACTIVE:
  1350. if (attr->attr > MAX_SRC)
  1351. break;
  1352. return 0;
  1353. }
  1354. return -ENXIO;
  1355. }
  1356. static void mpic_destroy(struct kvm_device *dev)
  1357. {
  1358. struct openpic *opp = dev->private;
  1359. dev->kvm->arch.mpic = NULL;
  1360. kfree(opp);
  1361. kfree(dev);
  1362. }
  1363. static int mpic_set_default_irq_routing(struct openpic *opp)
  1364. {
  1365. struct kvm_irq_routing_entry *routing;
  1366. /* Create a nop default map, so that dereferencing it still works */
  1367. routing = kzalloc((sizeof(*routing)), GFP_KERNEL);
  1368. if (!routing)
  1369. return -ENOMEM;
  1370. kvm_set_irq_routing(opp->kvm, routing, 0, 0);
  1371. kfree(routing);
  1372. return 0;
  1373. }
  1374. static int mpic_create(struct kvm_device *dev, u32 type)
  1375. {
  1376. struct openpic *opp;
  1377. int ret;
  1378. /* We only support one MPIC at a time for now */
  1379. if (dev->kvm->arch.mpic)
  1380. return -EINVAL;
  1381. opp = kzalloc(sizeof(struct openpic), GFP_KERNEL);
  1382. if (!opp)
  1383. return -ENOMEM;
  1384. dev->private = opp;
  1385. opp->kvm = dev->kvm;
  1386. opp->dev = dev;
  1387. opp->model = type;
  1388. spin_lock_init(&opp->lock);
  1389. add_mmio_region(opp, &openpic_gbl_mmio);
  1390. add_mmio_region(opp, &openpic_tmr_mmio);
  1391. add_mmio_region(opp, &openpic_src_mmio);
  1392. add_mmio_region(opp, &openpic_cpu_mmio);
  1393. switch (opp->model) {
  1394. case KVM_DEV_TYPE_FSL_MPIC_20:
  1395. opp->fsl = &fsl_mpic_20;
  1396. opp->brr1 = 0x00400200;
  1397. opp->flags |= OPENPIC_FLAG_IDR_CRIT;
  1398. opp->nb_irqs = 80;
  1399. opp->mpic_mode_mask = GCR_MODE_MIXED;
  1400. fsl_common_init(opp);
  1401. break;
  1402. case KVM_DEV_TYPE_FSL_MPIC_42:
  1403. opp->fsl = &fsl_mpic_42;
  1404. opp->brr1 = 0x00400402;
  1405. opp->flags |= OPENPIC_FLAG_ILR;
  1406. opp->nb_irqs = 196;
  1407. opp->mpic_mode_mask = GCR_MODE_PROXY;
  1408. fsl_common_init(opp);
  1409. break;
  1410. default:
  1411. ret = -ENODEV;
  1412. goto err;
  1413. }
  1414. ret = mpic_set_default_irq_routing(opp);
  1415. if (ret)
  1416. goto err;
  1417. openpic_reset(opp);
  1418. smp_wmb();
  1419. dev->kvm->arch.mpic = opp;
  1420. return 0;
  1421. err:
  1422. kfree(opp);
  1423. return ret;
  1424. }
  1425. struct kvm_device_ops kvm_mpic_ops = {
  1426. .name = "kvm-mpic",
  1427. .create = mpic_create,
  1428. .destroy = mpic_destroy,
  1429. .set_attr = mpic_set_attr,
  1430. .get_attr = mpic_get_attr,
  1431. .has_attr = mpic_has_attr,
  1432. };
  1433. int kvmppc_mpic_connect_vcpu(struct kvm_device *dev, struct kvm_vcpu *vcpu,
  1434. u32 cpu)
  1435. {
  1436. struct openpic *opp = dev->private;
  1437. int ret = 0;
  1438. if (dev->ops != &kvm_mpic_ops)
  1439. return -EPERM;
  1440. if (opp->kvm != vcpu->kvm)
  1441. return -EPERM;
  1442. if (cpu < 0 || cpu >= MAX_CPU)
  1443. return -EPERM;
  1444. spin_lock_irq(&opp->lock);
  1445. if (opp->dst[cpu].vcpu) {
  1446. ret = -EEXIST;
  1447. goto out;
  1448. }
  1449. if (vcpu->arch.irq_type) {
  1450. ret = -EBUSY;
  1451. goto out;
  1452. }
  1453. opp->dst[cpu].vcpu = vcpu;
  1454. opp->nb_cpus = max(opp->nb_cpus, cpu + 1);
  1455. vcpu->arch.mpic = opp;
  1456. vcpu->arch.irq_cpu_id = cpu;
  1457. vcpu->arch.irq_type = KVMPPC_IRQ_MPIC;
  1458. /* This might need to be changed if GCR gets extended */
  1459. if (opp->mpic_mode_mask == GCR_MODE_PROXY)
  1460. vcpu->arch.epr_flags |= KVMPPC_EPR_KERNEL;
  1461. out:
  1462. spin_unlock_irq(&opp->lock);
  1463. return ret;
  1464. }
  1465. /*
  1466. * This should only happen immediately before the mpic is destroyed,
  1467. * so we shouldn't need to worry about anything still trying to
  1468. * access the vcpu pointer.
  1469. */
  1470. void kvmppc_mpic_disconnect_vcpu(struct openpic *opp, struct kvm_vcpu *vcpu)
  1471. {
  1472. BUG_ON(!opp->dst[vcpu->arch.irq_cpu_id].vcpu);
  1473. opp->dst[vcpu->arch.irq_cpu_id].vcpu = NULL;
  1474. }
  1475. /*
  1476. * Return value:
  1477. * < 0 Interrupt was ignored (masked or not delivered for other reasons)
  1478. * = 0 Interrupt was coalesced (previous irq is still pending)
  1479. * > 0 Number of CPUs interrupt was delivered to
  1480. */
  1481. static int mpic_set_irq(struct kvm_kernel_irq_routing_entry *e,
  1482. struct kvm *kvm, int irq_source_id, int level,
  1483. bool line_status)
  1484. {
  1485. u32 irq = e->irqchip.pin;
  1486. struct openpic *opp = kvm->arch.mpic;
  1487. unsigned long flags;
  1488. spin_lock_irqsave(&opp->lock, flags);
  1489. openpic_set_irq(opp, irq, level);
  1490. spin_unlock_irqrestore(&opp->lock, flags);
  1491. /* All code paths we care about don't check for the return value */
  1492. return 0;
  1493. }
  1494. int kvm_set_msi(struct kvm_kernel_irq_routing_entry *e,
  1495. struct kvm *kvm, int irq_source_id, int level, bool line_status)
  1496. {
  1497. struct openpic *opp = kvm->arch.mpic;
  1498. unsigned long flags;
  1499. spin_lock_irqsave(&opp->lock, flags);
  1500. /*
  1501. * XXX We ignore the target address for now, as we only support
  1502. * a single MSI bank.
  1503. */
  1504. openpic_msi_write(kvm->arch.mpic, MSIIR_OFFSET, e->msi.data);
  1505. spin_unlock_irqrestore(&opp->lock, flags);
  1506. /* All code paths we care about don't check for the return value */
  1507. return 0;
  1508. }
  1509. int kvm_set_routing_entry(struct kvm_kernel_irq_routing_entry *e,
  1510. const struct kvm_irq_routing_entry *ue)
  1511. {
  1512. int r = -EINVAL;
  1513. switch (ue->type) {
  1514. case KVM_IRQ_ROUTING_IRQCHIP:
  1515. e->set = mpic_set_irq;
  1516. e->irqchip.irqchip = ue->u.irqchip.irqchip;
  1517. e->irqchip.pin = ue->u.irqchip.pin;
  1518. if (e->irqchip.pin >= KVM_IRQCHIP_NUM_PINS)
  1519. goto out;
  1520. break;
  1521. case KVM_IRQ_ROUTING_MSI:
  1522. e->set = kvm_set_msi;
  1523. e->msi.address_lo = ue->u.msi.address_lo;
  1524. e->msi.address_hi = ue->u.msi.address_hi;
  1525. e->msi.data = ue->u.msi.data;
  1526. break;
  1527. default:
  1528. goto out;
  1529. }
  1530. r = 0;
  1531. out:
  1532. return r;
  1533. }