mpc85xx_ds.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * MPC85xx DS Board Setup
  3. *
  4. * Author Xianghua Xiao (x.xiao@freescale.com)
  5. * Roy Zang <tie-fei.zang@freescale.com>
  6. * - Add PCI/PCI Exprees support
  7. * Copyright 2007 Freescale Semiconductor Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/stddef.h>
  15. #include <linux/kernel.h>
  16. #include <linux/pci.h>
  17. #include <linux/kdev_t.h>
  18. #include <linux/delay.h>
  19. #include <linux/seq_file.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/of_platform.h>
  22. #include <asm/time.h>
  23. #include <asm/machdep.h>
  24. #include <asm/pci-bridge.h>
  25. #include <mm/mmu_decl.h>
  26. #include <asm/prom.h>
  27. #include <asm/udbg.h>
  28. #include <asm/mpic.h>
  29. #include <asm/i8259.h>
  30. #include <asm/swiotlb.h>
  31. #include <sysdev/fsl_soc.h>
  32. #include <sysdev/fsl_pci.h>
  33. #include "smp.h"
  34. #include "mpc85xx.h"
  35. #undef DEBUG
  36. #ifdef DEBUG
  37. #define DBG(fmt, args...) printk(KERN_ERR "%s: " fmt, __func__, ## args)
  38. #else
  39. #define DBG(fmt, args...)
  40. #endif
  41. #ifdef CONFIG_PPC_I8259
  42. static void mpc85xx_8259_cascade(struct irq_desc *desc)
  43. {
  44. struct irq_chip *chip = irq_desc_get_chip(desc);
  45. unsigned int cascade_irq = i8259_irq();
  46. if (cascade_irq != NO_IRQ) {
  47. generic_handle_irq(cascade_irq);
  48. }
  49. chip->irq_eoi(&desc->irq_data);
  50. }
  51. #endif /* CONFIG_PPC_I8259 */
  52. void __init mpc85xx_ds_pic_init(void)
  53. {
  54. struct mpic *mpic;
  55. #ifdef CONFIG_PPC_I8259
  56. struct device_node *np;
  57. struct device_node *cascade_node = NULL;
  58. int cascade_irq;
  59. #endif
  60. unsigned long root = of_get_flat_dt_root();
  61. if (of_flat_dt_is_compatible(root, "fsl,MPC8572DS-CAMP")) {
  62. mpic = mpic_alloc(NULL, 0,
  63. MPIC_NO_RESET |
  64. MPIC_BIG_ENDIAN |
  65. MPIC_SINGLE_DEST_CPU,
  66. 0, 256, " OpenPIC ");
  67. } else {
  68. mpic = mpic_alloc(NULL, 0,
  69. MPIC_BIG_ENDIAN |
  70. MPIC_SINGLE_DEST_CPU,
  71. 0, 256, " OpenPIC ");
  72. }
  73. BUG_ON(mpic == NULL);
  74. mpic_init(mpic);
  75. #ifdef CONFIG_PPC_I8259
  76. /* Initialize the i8259 controller */
  77. for_each_node_by_type(np, "interrupt-controller")
  78. if (of_device_is_compatible(np, "chrp,iic")) {
  79. cascade_node = np;
  80. break;
  81. }
  82. if (cascade_node == NULL) {
  83. printk(KERN_DEBUG "Could not find i8259 PIC\n");
  84. return;
  85. }
  86. cascade_irq = irq_of_parse_and_map(cascade_node, 0);
  87. if (cascade_irq == NO_IRQ) {
  88. printk(KERN_ERR "Failed to map cascade interrupt\n");
  89. return;
  90. }
  91. DBG("mpc85xxds: cascade mapped to irq %d\n", cascade_irq);
  92. i8259_init(cascade_node, 0);
  93. of_node_put(cascade_node);
  94. irq_set_chained_handler(cascade_irq, mpc85xx_8259_cascade);
  95. #endif /* CONFIG_PPC_I8259 */
  96. }
  97. #ifdef CONFIG_PCI
  98. extern int uli_exclude_device(struct pci_controller *hose,
  99. u_char bus, u_char devfn);
  100. static struct device_node *pci_with_uli;
  101. static int mpc85xx_exclude_device(struct pci_controller *hose,
  102. u_char bus, u_char devfn)
  103. {
  104. if (hose->dn == pci_with_uli)
  105. return uli_exclude_device(hose, bus, devfn);
  106. return PCIBIOS_SUCCESSFUL;
  107. }
  108. #endif /* CONFIG_PCI */
  109. static void __init mpc85xx_ds_uli_init(void)
  110. {
  111. #ifdef CONFIG_PCI
  112. struct device_node *node;
  113. /* See if we have a ULI under the primary */
  114. node = of_find_node_by_name(NULL, "uli1575");
  115. while ((pci_with_uli = of_get_parent(node))) {
  116. of_node_put(node);
  117. node = pci_with_uli;
  118. if (pci_with_uli == fsl_pci_primary) {
  119. ppc_md.pci_exclude_device = mpc85xx_exclude_device;
  120. break;
  121. }
  122. }
  123. #endif
  124. }
  125. /*
  126. * Setup the architecture
  127. */
  128. static void __init mpc85xx_ds_setup_arch(void)
  129. {
  130. if (ppc_md.progress)
  131. ppc_md.progress("mpc85xx_ds_setup_arch()", 0);
  132. swiotlb_detect_4g();
  133. fsl_pci_assign_primary();
  134. mpc85xx_ds_uli_init();
  135. mpc85xx_smp_init();
  136. printk("MPC85xx DS board from Freescale Semiconductor\n");
  137. }
  138. /*
  139. * Called very early, device-tree isn't unflattened
  140. */
  141. static int __init mpc8544_ds_probe(void)
  142. {
  143. unsigned long root = of_get_flat_dt_root();
  144. return !!of_flat_dt_is_compatible(root, "MPC8544DS");
  145. }
  146. machine_arch_initcall(mpc8544_ds, mpc85xx_common_publish_devices);
  147. machine_arch_initcall(mpc8572_ds, mpc85xx_common_publish_devices);
  148. machine_arch_initcall(p2020_ds, mpc85xx_common_publish_devices);
  149. machine_arch_initcall(mpc8544_ds, swiotlb_setup_bus_notifier);
  150. machine_arch_initcall(mpc8572_ds, swiotlb_setup_bus_notifier);
  151. machine_arch_initcall(p2020_ds, swiotlb_setup_bus_notifier);
  152. /*
  153. * Called very early, device-tree isn't unflattened
  154. */
  155. static int __init mpc8572_ds_probe(void)
  156. {
  157. unsigned long root = of_get_flat_dt_root();
  158. return !!of_flat_dt_is_compatible(root, "fsl,MPC8572DS");
  159. }
  160. /*
  161. * Called very early, device-tree isn't unflattened
  162. */
  163. static int __init p2020_ds_probe(void)
  164. {
  165. unsigned long root = of_get_flat_dt_root();
  166. return !!of_flat_dt_is_compatible(root, "fsl,P2020DS");
  167. }
  168. define_machine(mpc8544_ds) {
  169. .name = "MPC8544 DS",
  170. .probe = mpc8544_ds_probe,
  171. .setup_arch = mpc85xx_ds_setup_arch,
  172. .init_IRQ = mpc85xx_ds_pic_init,
  173. #ifdef CONFIG_PCI
  174. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  175. .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
  176. #endif
  177. .get_irq = mpic_get_irq,
  178. .restart = fsl_rstcr_restart,
  179. .calibrate_decr = generic_calibrate_decr,
  180. .progress = udbg_progress,
  181. };
  182. define_machine(mpc8572_ds) {
  183. .name = "MPC8572 DS",
  184. .probe = mpc8572_ds_probe,
  185. .setup_arch = mpc85xx_ds_setup_arch,
  186. .init_IRQ = mpc85xx_ds_pic_init,
  187. #ifdef CONFIG_PCI
  188. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  189. .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
  190. #endif
  191. .get_irq = mpic_get_irq,
  192. .restart = fsl_rstcr_restart,
  193. .calibrate_decr = generic_calibrate_decr,
  194. .progress = udbg_progress,
  195. };
  196. define_machine(p2020_ds) {
  197. .name = "P2020 DS",
  198. .probe = p2020_ds_probe,
  199. .setup_arch = mpc85xx_ds_setup_arch,
  200. .init_IRQ = mpc85xx_ds_pic_init,
  201. #ifdef CONFIG_PCI
  202. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  203. .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
  204. #endif
  205. .get_irq = mpic_get_irq,
  206. .restart = fsl_rstcr_restart,
  207. .calibrate_decr = generic_calibrate_decr,
  208. .progress = udbg_progress,
  209. };