pervasive.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. /*
  2. * CBE Pervasive Monitor and Debug
  3. *
  4. * (C) Copyright IBM Corporation 2005
  5. *
  6. * Authors: Maximino Aguilar (maguilar@us.ibm.com)
  7. * Michael N. Day (mnday@us.ibm.com)
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. */
  23. #undef DEBUG
  24. #include <linux/interrupt.h>
  25. #include <linux/irq.h>
  26. #include <linux/percpu.h>
  27. #include <linux/types.h>
  28. #include <linux/kallsyms.h>
  29. #include <asm/io.h>
  30. #include <asm/machdep.h>
  31. #include <asm/prom.h>
  32. #include <asm/pgtable.h>
  33. #include <asm/reg.h>
  34. #include <asm/cell-regs.h>
  35. #include "pervasive.h"
  36. static void cbe_power_save(void)
  37. {
  38. unsigned long ctrl, thread_switch_control;
  39. /* Ensure our interrupt state is properly tracked */
  40. if (!prep_irq_for_idle())
  41. return;
  42. ctrl = mfspr(SPRN_CTRLF);
  43. /* Enable DEC and EE interrupt request */
  44. thread_switch_control = mfspr(SPRN_TSC_CELL);
  45. thread_switch_control |= TSC_CELL_EE_ENABLE | TSC_CELL_EE_BOOST;
  46. switch (ctrl & CTRL_CT) {
  47. case CTRL_CT0:
  48. thread_switch_control |= TSC_CELL_DEC_ENABLE_0;
  49. break;
  50. case CTRL_CT1:
  51. thread_switch_control |= TSC_CELL_DEC_ENABLE_1;
  52. break;
  53. default:
  54. printk(KERN_WARNING "%s: unknown configuration\n",
  55. __func__);
  56. break;
  57. }
  58. mtspr(SPRN_TSC_CELL, thread_switch_control);
  59. /*
  60. * go into low thread priority, medium priority will be
  61. * restored for us after wake-up.
  62. */
  63. HMT_low();
  64. /*
  65. * atomically disable thread execution and runlatch.
  66. * External and Decrementer exceptions are still handled when the
  67. * thread is disabled but now enter in cbe_system_reset_exception()
  68. */
  69. ctrl &= ~(CTRL_RUNLATCH | CTRL_TE);
  70. mtspr(SPRN_CTRLT, ctrl);
  71. /* Re-enable interrupts in MSR */
  72. __hard_irq_enable();
  73. }
  74. static int cbe_system_reset_exception(struct pt_regs *regs)
  75. {
  76. switch (regs->msr & SRR1_WAKEMASK) {
  77. case SRR1_WAKEEE:
  78. do_IRQ(regs);
  79. break;
  80. case SRR1_WAKEDEC:
  81. timer_interrupt(regs);
  82. break;
  83. case SRR1_WAKEMT:
  84. return cbe_sysreset_hack();
  85. #ifdef CONFIG_CBE_RAS
  86. case SRR1_WAKESYSERR:
  87. cbe_system_error_exception(regs);
  88. break;
  89. case SRR1_WAKETHERM:
  90. cbe_thermal_exception(regs);
  91. break;
  92. #endif /* CONFIG_CBE_RAS */
  93. default:
  94. /* do system reset */
  95. return 0;
  96. }
  97. /* everything handled */
  98. return 1;
  99. }
  100. void __init cbe_pervasive_init(void)
  101. {
  102. int cpu;
  103. if (!cpu_has_feature(CPU_FTR_PAUSE_ZERO))
  104. return;
  105. for_each_possible_cpu(cpu) {
  106. struct cbe_pmd_regs __iomem *regs = cbe_get_cpu_pmd_regs(cpu);
  107. if (!regs)
  108. continue;
  109. /* Enable Pause(0) control bit */
  110. out_be64(&regs->pmcr, in_be64(&regs->pmcr) |
  111. CBE_PMD_PAUSE_ZERO_CONTROL);
  112. }
  113. ppc_md.power_save = cbe_power_save;
  114. ppc_md.system_reset_exception = cbe_system_reset_exception;
  115. }