fsl_uli1575.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * ULI M1575 setup code - specific to Freescale boards
  3. *
  4. * Copyright 2007 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. #include <linux/stddef.h>
  12. #include <linux/kernel.h>
  13. #include <linux/pci.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/mc146818rtc.h>
  16. #include <asm/pci-bridge.h>
  17. #define ULI_PIRQA 0x08
  18. #define ULI_PIRQB 0x09
  19. #define ULI_PIRQC 0x0a
  20. #define ULI_PIRQD 0x0b
  21. #define ULI_PIRQE 0x0c
  22. #define ULI_PIRQF 0x0d
  23. #define ULI_PIRQG 0x0e
  24. #define ULI_8259_NONE 0x00
  25. #define ULI_8259_IRQ1 0x08
  26. #define ULI_8259_IRQ3 0x02
  27. #define ULI_8259_IRQ4 0x04
  28. #define ULI_8259_IRQ5 0x05
  29. #define ULI_8259_IRQ6 0x07
  30. #define ULI_8259_IRQ7 0x06
  31. #define ULI_8259_IRQ9 0x01
  32. #define ULI_8259_IRQ10 0x03
  33. #define ULI_8259_IRQ11 0x09
  34. #define ULI_8259_IRQ12 0x0b
  35. #define ULI_8259_IRQ14 0x0d
  36. #define ULI_8259_IRQ15 0x0f
  37. u8 uli_pirq_to_irq[8] = {
  38. ULI_8259_IRQ9, /* PIRQA */
  39. ULI_8259_IRQ10, /* PIRQB */
  40. ULI_8259_IRQ11, /* PIRQC */
  41. ULI_8259_IRQ12, /* PIRQD */
  42. ULI_8259_IRQ5, /* PIRQE */
  43. ULI_8259_IRQ6, /* PIRQF */
  44. ULI_8259_IRQ7, /* PIRQG */
  45. ULI_8259_NONE, /* PIRQH */
  46. };
  47. static inline bool is_quirk_valid(void)
  48. {
  49. return (machine_is(mpc86xx_hpcn) ||
  50. machine_is(mpc8544_ds) ||
  51. machine_is(p2020_ds) ||
  52. machine_is(mpc8572_ds));
  53. }
  54. /* Bridge */
  55. static void early_uli5249(struct pci_dev *dev)
  56. {
  57. unsigned char temp;
  58. if (!is_quirk_valid())
  59. return;
  60. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_IO |
  61. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  62. /* read/write lock */
  63. pci_read_config_byte(dev, 0x7c, &temp);
  64. pci_write_config_byte(dev, 0x7c, 0x80);
  65. /* set as P2P bridge */
  66. pci_write_config_byte(dev, PCI_CLASS_PROG, 0x01);
  67. dev->class |= 0x1;
  68. /* restore lock */
  69. pci_write_config_byte(dev, 0x7c, temp);
  70. }
  71. static void quirk_uli1575(struct pci_dev *dev)
  72. {
  73. int i;
  74. if (!is_quirk_valid())
  75. return;
  76. /*
  77. * ULI1575 interrupts route setup
  78. */
  79. /* ULI1575 IRQ mapping conf register maps PIRQx to IRQn */
  80. for (i = 0; i < 4; i++) {
  81. u8 val = uli_pirq_to_irq[i*2] | (uli_pirq_to_irq[i*2+1] << 4);
  82. pci_write_config_byte(dev, 0x48 + i, val);
  83. }
  84. /* USB 1.1 OHCI controller 1: dev 28, func 0 - IRQ12 */
  85. pci_write_config_byte(dev, 0x86, ULI_PIRQD);
  86. /* USB 1.1 OHCI controller 2: dev 28, func 1 - IRQ9 */
  87. pci_write_config_byte(dev, 0x87, ULI_PIRQA);
  88. /* USB 1.1 OHCI controller 3: dev 28, func 2 - IRQ10 */
  89. pci_write_config_byte(dev, 0x88, ULI_PIRQB);
  90. /* Lan controller: dev 27, func 0 - IRQ6 */
  91. pci_write_config_byte(dev, 0x89, ULI_PIRQF);
  92. /* AC97 Audio controller: dev 29, func 0 - IRQ6 */
  93. pci_write_config_byte(dev, 0x8a, ULI_PIRQF);
  94. /* Modem controller: dev 29, func 1 - IRQ6 */
  95. pci_write_config_byte(dev, 0x8b, ULI_PIRQF);
  96. /* HD Audio controller: dev 29, func 2 - IRQ6 */
  97. pci_write_config_byte(dev, 0x8c, ULI_PIRQF);
  98. /* SATA controller: dev 31, func 1 - IRQ5 */
  99. pci_write_config_byte(dev, 0x8d, ULI_PIRQE);
  100. /* SMB interrupt: dev 30, func 1 - IRQ7 */
  101. pci_write_config_byte(dev, 0x8e, ULI_PIRQG);
  102. /* PMU ACPI SCI interrupt: dev 30, func 2 - IRQ7 */
  103. pci_write_config_byte(dev, 0x8f, ULI_PIRQG);
  104. /* USB 2.0 controller: dev 28, func 3 */
  105. pci_write_config_byte(dev, 0x74, ULI_8259_IRQ11);
  106. /* Primary PATA IDE IRQ: 14
  107. * Secondary PATA IDE IRQ: 15
  108. */
  109. pci_write_config_byte(dev, 0x44, 0x30 | ULI_8259_IRQ14);
  110. pci_write_config_byte(dev, 0x75, ULI_8259_IRQ15);
  111. }
  112. static void quirk_final_uli1575(struct pci_dev *dev)
  113. {
  114. /* Set i8259 interrupt trigger
  115. * IRQ 3: Level
  116. * IRQ 4: Level
  117. * IRQ 5: Level
  118. * IRQ 6: Level
  119. * IRQ 7: Level
  120. * IRQ 9: Level
  121. * IRQ 10: Level
  122. * IRQ 11: Level
  123. * IRQ 12: Level
  124. * IRQ 14: Edge
  125. * IRQ 15: Edge
  126. */
  127. if (!is_quirk_valid())
  128. return;
  129. outb(0xfa, 0x4d0);
  130. outb(0x1e, 0x4d1);
  131. /* setup RTC */
  132. CMOS_WRITE(RTC_SET, RTC_CONTROL);
  133. CMOS_WRITE(RTC_24H, RTC_CONTROL);
  134. /* ensure month, date, and week alarm fields are ignored */
  135. CMOS_WRITE(0, RTC_VALID);
  136. outb_p(0x7c, 0x72);
  137. outb_p(RTC_ALARM_DONT_CARE, 0x73);
  138. outb_p(0x7d, 0x72);
  139. outb_p(RTC_ALARM_DONT_CARE, 0x73);
  140. }
  141. /* SATA */
  142. static void quirk_uli5288(struct pci_dev *dev)
  143. {
  144. unsigned char c;
  145. unsigned int d;
  146. if (!is_quirk_valid())
  147. return;
  148. /* read/write lock */
  149. pci_read_config_byte(dev, 0x83, &c);
  150. pci_write_config_byte(dev, 0x83, c|0x80);
  151. pci_read_config_dword(dev, PCI_CLASS_REVISION, &d);
  152. d = (d & 0xff) | (PCI_CLASS_STORAGE_SATA_AHCI << 8);
  153. pci_write_config_dword(dev, PCI_CLASS_REVISION, d);
  154. /* restore lock */
  155. pci_write_config_byte(dev, 0x83, c);
  156. /* disable emulated PATA mode enabled */
  157. pci_read_config_byte(dev, 0x84, &c);
  158. pci_write_config_byte(dev, 0x84, c & ~0x01);
  159. }
  160. /* PATA */
  161. static void quirk_uli5229(struct pci_dev *dev)
  162. {
  163. unsigned short temp;
  164. if (!is_quirk_valid())
  165. return;
  166. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE |
  167. PCI_COMMAND_MASTER | PCI_COMMAND_IO);
  168. /* Enable Native IRQ 14/15 */
  169. pci_read_config_word(dev, 0x4a, &temp);
  170. pci_write_config_word(dev, 0x4a, temp | 0x1000);
  171. }
  172. /* We have to do a dummy read on the P2P for the RTC to work, WTF */
  173. static void quirk_final_uli5249(struct pci_dev *dev)
  174. {
  175. int i;
  176. u8 *dummy;
  177. struct pci_bus *bus = dev->bus;
  178. struct resource *res;
  179. resource_size_t end = 0;
  180. for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCES+3; i++) {
  181. unsigned long flags = pci_resource_flags(dev, i);
  182. if ((flags & (IORESOURCE_MEM|IORESOURCE_PREFETCH)) == IORESOURCE_MEM)
  183. end = pci_resource_end(dev, i);
  184. }
  185. pci_bus_for_each_resource(bus, res, i) {
  186. if (res && res->flags & IORESOURCE_MEM) {
  187. if (res->end == end)
  188. dummy = ioremap(res->start, 0x4);
  189. else
  190. dummy = ioremap(res->end - 3, 0x4);
  191. if (dummy) {
  192. in_8(dummy);
  193. iounmap(dummy);
  194. }
  195. break;
  196. }
  197. }
  198. }
  199. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, 0x5249, early_uli5249);
  200. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x1575, quirk_uli1575);
  201. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5288, quirk_uli5288);
  202. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5229, quirk_uli5229);
  203. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x5249, quirk_final_uli5249);
  204. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x1575, quirk_final_uli1575);
  205. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AL, 0x5229, quirk_uli5229);
  206. static void hpcd_quirk_uli1575(struct pci_dev *dev)
  207. {
  208. u32 temp32;
  209. if (!machine_is(mpc86xx_hpcd))
  210. return;
  211. /* Disable INTx */
  212. pci_read_config_dword(dev, 0x48, &temp32);
  213. pci_write_config_dword(dev, 0x48, (temp32 | 1<<26));
  214. /* Enable sideband interrupt */
  215. pci_read_config_dword(dev, 0x90, &temp32);
  216. pci_write_config_dword(dev, 0x90, (temp32 | 1<<22));
  217. }
  218. static void hpcd_quirk_uli5288(struct pci_dev *dev)
  219. {
  220. unsigned char c;
  221. if (!machine_is(mpc86xx_hpcd))
  222. return;
  223. pci_read_config_byte(dev, 0x83, &c);
  224. c |= 0x80;
  225. pci_write_config_byte(dev, 0x83, c);
  226. pci_write_config_byte(dev, PCI_CLASS_PROG, 0x01);
  227. pci_write_config_byte(dev, PCI_CLASS_DEVICE, 0x06);
  228. pci_read_config_byte(dev, 0x83, &c);
  229. c &= 0x7f;
  230. pci_write_config_byte(dev, 0x83, c);
  231. }
  232. /*
  233. * Since 8259PIC was disabled on the board, the IDE device can not
  234. * use the legacy IRQ, we need to let the IDE device work under
  235. * native mode and use the interrupt line like other PCI devices.
  236. * IRQ14 is a sideband interrupt from IDE device to CPU and we use this
  237. * as the interrupt for IDE device.
  238. */
  239. static void hpcd_quirk_uli5229(struct pci_dev *dev)
  240. {
  241. unsigned char c;
  242. if (!machine_is(mpc86xx_hpcd))
  243. return;
  244. pci_read_config_byte(dev, 0x4b, &c);
  245. c |= 0x10;
  246. pci_write_config_byte(dev, 0x4b, c);
  247. }
  248. /*
  249. * SATA interrupt pin bug fix
  250. * There's a chip bug for 5288, The interrupt pin should be 2,
  251. * not the read only value 1, So it use INTB#, not INTA# which
  252. * actually used by the IDE device 5229.
  253. * As of this bug, during the PCI initialization, 5288 read the
  254. * irq of IDE device from the device tree, this function fix this
  255. * bug by re-assigning a correct irq to 5288.
  256. *
  257. */
  258. static void hpcd_final_uli5288(struct pci_dev *dev)
  259. {
  260. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  261. struct device_node *hosenode = hose ? hose->dn : NULL;
  262. struct of_phandle_args oirq;
  263. u32 laddr[3];
  264. if (!machine_is(mpc86xx_hpcd))
  265. return;
  266. if (!hosenode)
  267. return;
  268. oirq.np = hosenode;
  269. oirq.args[0] = 2;
  270. oirq.args_count = 1;
  271. laddr[0] = (hose->first_busno << 16) | (PCI_DEVFN(31, 0) << 8);
  272. laddr[1] = laddr[2] = 0;
  273. of_irq_parse_raw(laddr, &oirq);
  274. dev->irq = irq_create_of_mapping(&oirq);
  275. }
  276. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x1575, hpcd_quirk_uli1575);
  277. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5288, hpcd_quirk_uli5288);
  278. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5229, hpcd_quirk_uli5229);
  279. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x5288, hpcd_final_uli5288);
  280. int uli_exclude_device(struct pci_controller *hose,
  281. u_char bus, u_char devfn)
  282. {
  283. if (bus == (hose->first_busno + 2)) {
  284. /* exclude Modem controller */
  285. if ((PCI_SLOT(devfn) == 29) && (PCI_FUNC(devfn) == 1))
  286. return PCIBIOS_DEVICE_NOT_FOUND;
  287. /* exclude HD Audio controller */
  288. if ((PCI_SLOT(devfn) == 29) && (PCI_FUNC(devfn) == 2))
  289. return PCIBIOS_DEVICE_NOT_FOUND;
  290. }
  291. return PCIBIOS_SUCCESSFUL;
  292. }