xics-common.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. /*
  2. * Copyright 2011 IBM Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. *
  9. */
  10. #include <linux/types.h>
  11. #include <linux/threads.h>
  12. #include <linux/kernel.h>
  13. #include <linux/irq.h>
  14. #include <linux/debugfs.h>
  15. #include <linux/smp.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/seq_file.h>
  18. #include <linux/init.h>
  19. #include <linux/cpu.h>
  20. #include <linux/of.h>
  21. #include <linux/slab.h>
  22. #include <linux/spinlock.h>
  23. #include <asm/prom.h>
  24. #include <asm/io.h>
  25. #include <asm/smp.h>
  26. #include <asm/machdep.h>
  27. #include <asm/irq.h>
  28. #include <asm/errno.h>
  29. #include <asm/rtas.h>
  30. #include <asm/xics.h>
  31. #include <asm/firmware.h>
  32. /* Globals common to all ICP/ICS implementations */
  33. const struct icp_ops *icp_ops;
  34. unsigned int xics_default_server = 0xff;
  35. unsigned int xics_default_distrib_server = 0;
  36. unsigned int xics_interrupt_server_size = 8;
  37. DEFINE_PER_CPU(struct xics_cppr, xics_cppr);
  38. struct irq_domain *xics_host;
  39. static LIST_HEAD(ics_list);
  40. void xics_update_irq_servers(void)
  41. {
  42. int i, j;
  43. struct device_node *np;
  44. u32 ilen;
  45. const __be32 *ireg;
  46. u32 hcpuid;
  47. /* Find the server numbers for the boot cpu. */
  48. np = of_get_cpu_node(boot_cpuid, NULL);
  49. BUG_ON(!np);
  50. hcpuid = get_hard_smp_processor_id(boot_cpuid);
  51. xics_default_server = xics_default_distrib_server = hcpuid;
  52. pr_devel("xics: xics_default_server = 0x%x\n", xics_default_server);
  53. ireg = of_get_property(np, "ibm,ppc-interrupt-gserver#s", &ilen);
  54. if (!ireg) {
  55. of_node_put(np);
  56. return;
  57. }
  58. i = ilen / sizeof(int);
  59. /* Global interrupt distribution server is specified in the last
  60. * entry of "ibm,ppc-interrupt-gserver#s" property. Get the last
  61. * entry fom this property for current boot cpu id and use it as
  62. * default distribution server
  63. */
  64. for (j = 0; j < i; j += 2) {
  65. if (be32_to_cpu(ireg[j]) == hcpuid) {
  66. xics_default_distrib_server = be32_to_cpu(ireg[j+1]);
  67. break;
  68. }
  69. }
  70. pr_devel("xics: xics_default_distrib_server = 0x%x\n",
  71. xics_default_distrib_server);
  72. of_node_put(np);
  73. }
  74. /* GIQ stuff, currently only supported on RTAS setups, will have
  75. * to be sorted properly for bare metal
  76. */
  77. void xics_set_cpu_giq(unsigned int gserver, unsigned int join)
  78. {
  79. #ifdef CONFIG_PPC_RTAS
  80. int index;
  81. int status;
  82. if (!rtas_indicator_present(GLOBAL_INTERRUPT_QUEUE, NULL))
  83. return;
  84. index = (1UL << xics_interrupt_server_size) - 1 - gserver;
  85. status = rtas_set_indicator_fast(GLOBAL_INTERRUPT_QUEUE, index, join);
  86. WARN(status < 0, "set-indicator(%d, %d, %u) returned %d\n",
  87. GLOBAL_INTERRUPT_QUEUE, index, join, status);
  88. #endif
  89. }
  90. void xics_setup_cpu(void)
  91. {
  92. icp_ops->set_priority(LOWEST_PRIORITY);
  93. xics_set_cpu_giq(xics_default_distrib_server, 1);
  94. }
  95. void xics_mask_unknown_vec(unsigned int vec)
  96. {
  97. struct ics *ics;
  98. pr_err("Interrupt 0x%x (real) is invalid, disabling it.\n", vec);
  99. list_for_each_entry(ics, &ics_list, link)
  100. ics->mask_unknown(ics, vec);
  101. }
  102. #ifdef CONFIG_SMP
  103. static void xics_request_ipi(void)
  104. {
  105. unsigned int ipi;
  106. ipi = irq_create_mapping(xics_host, XICS_IPI);
  107. BUG_ON(ipi == NO_IRQ);
  108. /*
  109. * IPIs are marked IRQF_PERCPU. The handler was set in map.
  110. */
  111. BUG_ON(request_irq(ipi, icp_ops->ipi_action,
  112. IRQF_PERCPU | IRQF_NO_THREAD, "IPI", NULL));
  113. }
  114. void __init xics_smp_probe(void)
  115. {
  116. /* Setup cause_ipi callback based on which ICP is used */
  117. smp_ops->cause_ipi = icp_ops->cause_ipi;
  118. /* Register all the IPIs */
  119. xics_request_ipi();
  120. }
  121. #endif /* CONFIG_SMP */
  122. void xics_teardown_cpu(void)
  123. {
  124. struct xics_cppr *os_cppr = this_cpu_ptr(&xics_cppr);
  125. /*
  126. * we have to reset the cppr index to 0 because we're
  127. * not going to return from the IPI
  128. */
  129. os_cppr->index = 0;
  130. icp_ops->set_priority(0);
  131. icp_ops->teardown_cpu();
  132. }
  133. void xics_kexec_teardown_cpu(int secondary)
  134. {
  135. xics_teardown_cpu();
  136. icp_ops->flush_ipi();
  137. /*
  138. * Some machines need to have at least one cpu in the GIQ,
  139. * so leave the master cpu in the group.
  140. */
  141. if (secondary)
  142. xics_set_cpu_giq(xics_default_distrib_server, 0);
  143. }
  144. #ifdef CONFIG_HOTPLUG_CPU
  145. /* Interrupts are disabled. */
  146. void xics_migrate_irqs_away(void)
  147. {
  148. int cpu = smp_processor_id(), hw_cpu = hard_smp_processor_id();
  149. unsigned int irq, virq;
  150. struct irq_desc *desc;
  151. /* If we used to be the default server, move to the new "boot_cpuid" */
  152. if (hw_cpu == xics_default_server)
  153. xics_update_irq_servers();
  154. /* Reject any interrupt that was queued to us... */
  155. icp_ops->set_priority(0);
  156. /* Remove ourselves from the global interrupt queue */
  157. xics_set_cpu_giq(xics_default_distrib_server, 0);
  158. /* Allow IPIs again... */
  159. icp_ops->set_priority(DEFAULT_PRIORITY);
  160. for_each_irq_desc(virq, desc) {
  161. struct irq_chip *chip;
  162. long server;
  163. unsigned long flags;
  164. struct ics *ics;
  165. /* We can't set affinity on ISA interrupts */
  166. if (virq < NUM_ISA_INTERRUPTS)
  167. continue;
  168. /* We only need to migrate enabled IRQS */
  169. if (!desc->action)
  170. continue;
  171. if (desc->irq_data.domain != xics_host)
  172. continue;
  173. irq = desc->irq_data.hwirq;
  174. /* We need to get IPIs still. */
  175. if (irq == XICS_IPI || irq == XICS_IRQ_SPURIOUS)
  176. continue;
  177. chip = irq_desc_get_chip(desc);
  178. if (!chip || !chip->irq_set_affinity)
  179. continue;
  180. raw_spin_lock_irqsave(&desc->lock, flags);
  181. /* Locate interrupt server */
  182. server = -1;
  183. ics = irq_desc_get_chip_data(desc);
  184. if (ics)
  185. server = ics->get_server(ics, irq);
  186. if (server < 0) {
  187. printk(KERN_ERR "%s: Can't find server for irq %d\n",
  188. __func__, irq);
  189. goto unlock;
  190. }
  191. /* We only support delivery to all cpus or to one cpu.
  192. * The irq has to be migrated only in the single cpu
  193. * case.
  194. */
  195. if (server != hw_cpu)
  196. goto unlock;
  197. /* This is expected during cpu offline. */
  198. if (cpu_online(cpu))
  199. pr_warning("IRQ %u affinity broken off cpu %u\n",
  200. virq, cpu);
  201. /* Reset affinity to all cpus */
  202. raw_spin_unlock_irqrestore(&desc->lock, flags);
  203. irq_set_affinity(virq, cpu_all_mask);
  204. continue;
  205. unlock:
  206. raw_spin_unlock_irqrestore(&desc->lock, flags);
  207. }
  208. }
  209. #endif /* CONFIG_HOTPLUG_CPU */
  210. #ifdef CONFIG_SMP
  211. /*
  212. * For the moment we only implement delivery to all cpus or one cpu.
  213. *
  214. * If the requested affinity is cpu_all_mask, we set global affinity.
  215. * If not we set it to the first cpu in the mask, even if multiple cpus
  216. * are set. This is so things like irqbalance (which set core and package
  217. * wide affinities) do the right thing.
  218. *
  219. * We need to fix this to implement support for the links
  220. */
  221. int xics_get_irq_server(unsigned int virq, const struct cpumask *cpumask,
  222. unsigned int strict_check)
  223. {
  224. if (!distribute_irqs)
  225. return xics_default_server;
  226. if (!cpumask_subset(cpu_possible_mask, cpumask)) {
  227. int server = cpumask_first_and(cpu_online_mask, cpumask);
  228. if (server < nr_cpu_ids)
  229. return get_hard_smp_processor_id(server);
  230. if (strict_check)
  231. return -1;
  232. }
  233. /*
  234. * Workaround issue with some versions of JS20 firmware that
  235. * deliver interrupts to cpus which haven't been started. This
  236. * happens when using the maxcpus= boot option.
  237. */
  238. if (cpumask_equal(cpu_online_mask, cpu_present_mask))
  239. return xics_default_distrib_server;
  240. return xics_default_server;
  241. }
  242. #endif /* CONFIG_SMP */
  243. static int xics_host_match(struct irq_domain *h, struct device_node *node,
  244. enum irq_domain_bus_token bus_token)
  245. {
  246. struct ics *ics;
  247. list_for_each_entry(ics, &ics_list, link)
  248. if (ics->host_match(ics, node))
  249. return 1;
  250. return 0;
  251. }
  252. /* Dummies */
  253. static void xics_ipi_unmask(struct irq_data *d) { }
  254. static void xics_ipi_mask(struct irq_data *d) { }
  255. static struct irq_chip xics_ipi_chip = {
  256. .name = "XICS",
  257. .irq_eoi = NULL, /* Patched at init time */
  258. .irq_mask = xics_ipi_mask,
  259. .irq_unmask = xics_ipi_unmask,
  260. };
  261. static int xics_host_map(struct irq_domain *h, unsigned int virq,
  262. irq_hw_number_t hw)
  263. {
  264. struct ics *ics;
  265. pr_devel("xics: map virq %d, hwirq 0x%lx\n", virq, hw);
  266. /* They aren't all level sensitive but we just don't really know */
  267. irq_set_status_flags(virq, IRQ_LEVEL);
  268. /* Don't call into ICS for IPIs */
  269. if (hw == XICS_IPI) {
  270. irq_set_chip_and_handler(virq, &xics_ipi_chip,
  271. handle_percpu_irq);
  272. return 0;
  273. }
  274. /* Let the ICS setup the chip data */
  275. list_for_each_entry(ics, &ics_list, link)
  276. if (ics->map(ics, virq) == 0)
  277. return 0;
  278. return -EINVAL;
  279. }
  280. static int xics_host_xlate(struct irq_domain *h, struct device_node *ct,
  281. const u32 *intspec, unsigned int intsize,
  282. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  283. {
  284. /* Current xics implementation translates everything
  285. * to level. It is not technically right for MSIs but this
  286. * is irrelevant at this point. We might get smarter in the future
  287. */
  288. *out_hwirq = intspec[0];
  289. *out_flags = IRQ_TYPE_LEVEL_LOW;
  290. return 0;
  291. }
  292. static const struct irq_domain_ops xics_host_ops = {
  293. .match = xics_host_match,
  294. .map = xics_host_map,
  295. .xlate = xics_host_xlate,
  296. };
  297. static void __init xics_init_host(void)
  298. {
  299. xics_host = irq_domain_add_tree(NULL, &xics_host_ops, NULL);
  300. BUG_ON(xics_host == NULL);
  301. irq_set_default_host(xics_host);
  302. }
  303. void __init xics_register_ics(struct ics *ics)
  304. {
  305. list_add(&ics->link, &ics_list);
  306. }
  307. static void __init xics_get_server_size(void)
  308. {
  309. struct device_node *np;
  310. const __be32 *isize;
  311. /* We fetch the interrupt server size from the first ICS node
  312. * we find if any
  313. */
  314. np = of_find_compatible_node(NULL, NULL, "ibm,ppc-xics");
  315. if (!np)
  316. return;
  317. isize = of_get_property(np, "ibm,interrupt-server#-size", NULL);
  318. if (!isize)
  319. return;
  320. xics_interrupt_server_size = be32_to_cpu(*isize);
  321. of_node_put(np);
  322. }
  323. void __init xics_init(void)
  324. {
  325. int rc = -1;
  326. /* Fist locate ICP */
  327. if (firmware_has_feature(FW_FEATURE_LPAR))
  328. rc = icp_hv_init();
  329. if (rc < 0)
  330. rc = icp_native_init();
  331. if (rc < 0) {
  332. pr_warning("XICS: Cannot find a Presentation Controller !\n");
  333. return;
  334. }
  335. /* Copy get_irq callback over to ppc_md */
  336. ppc_md.get_irq = icp_ops->get_irq;
  337. /* Patch up IPI chip EOI */
  338. xics_ipi_chip.irq_eoi = icp_ops->eoi;
  339. /* Now locate ICS */
  340. rc = ics_rtas_init();
  341. if (rc < 0)
  342. rc = ics_opal_init();
  343. if (rc < 0)
  344. pr_warning("XICS: Cannot find a Source Controller !\n");
  345. /* Initialize common bits */
  346. xics_get_server_size();
  347. xics_update_irq_servers();
  348. xics_init_host();
  349. xics_setup_cpu();
  350. }