fixups-rts7751r2d.c 1.7 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667
  1. /*
  2. * arch/sh/drivers/pci/fixups-rts7751r2d.c
  3. *
  4. * RTS7751R2D / LBOXRE2 PCI fixups
  5. *
  6. * Copyright (C) 2003 Lineo uSolutions, Inc.
  7. * Copyright (C) 2004 Paul Mundt
  8. * Copyright (C) 2007 Nobuhiro Iwamatsu
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file "COPYING" in the main directory of this archive
  12. * for more details.
  13. */
  14. #include <linux/pci.h>
  15. #include <mach/lboxre2.h>
  16. #include <mach/r2d.h>
  17. #include "pci-sh4.h"
  18. #include <generated/machtypes.h>
  19. #define PCIMCR_MRSET_OFF 0xBFFFFFFF
  20. #define PCIMCR_RFSH_OFF 0xFFFFFFFB
  21. static u8 rts7751r2d_irq_tab[] __initdata = {
  22. IRQ_PCI_INTA,
  23. IRQ_PCI_INTB,
  24. IRQ_PCI_INTC,
  25. IRQ_PCI_INTD,
  26. };
  27. static char lboxre2_irq_tab[] __initdata = {
  28. IRQ_ETH0, IRQ_ETH1, IRQ_INTA, IRQ_INTD,
  29. };
  30. int __init pcibios_map_platform_irq(const struct pci_dev *pdev, u8 slot, u8 pin)
  31. {
  32. if (mach_is_lboxre2())
  33. return lboxre2_irq_tab[slot];
  34. else
  35. return rts7751r2d_irq_tab[slot];
  36. }
  37. int pci_fixup_pcic(struct pci_channel *chan)
  38. {
  39. unsigned long bcr1, mcr;
  40. bcr1 = __raw_readl(SH7751_BCR1);
  41. bcr1 |= 0x40080000; /* Enable Bit 19 BREQEN, set PCIC to slave */
  42. pci_write_reg(chan, bcr1, SH4_PCIBCR1);
  43. /* Enable all interrupts, so we known what to fix */
  44. pci_write_reg(chan, 0x0000c3ff, SH4_PCIINTM);
  45. pci_write_reg(chan, 0x0000380f, SH4_PCIAINTM);
  46. pci_write_reg(chan, 0xfb900047, SH7751_PCICONF1);
  47. pci_write_reg(chan, 0xab000001, SH7751_PCICONF4);
  48. mcr = __raw_readl(SH7751_MCR);
  49. mcr = (mcr & PCIMCR_MRSET_OFF) & PCIMCR_RFSH_OFF;
  50. pci_write_reg(chan, mcr, SH4_PCIMCR);
  51. pci_write_reg(chan, 0x0c000000, SH7751_PCICONF5);
  52. pci_write_reg(chan, 0xd0000000, SH7751_PCICONF6);
  53. pci_write_reg(chan, 0x0c000000, SH4_PCILAR0);
  54. pci_write_reg(chan, 0x00000000, SH4_PCILAR1);
  55. return 0;
  56. }