pci-sh5.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. /*
  2. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  3. * Copyright (C) 2003, 2004 Paul Mundt
  4. * Copyright (C) 2004 Richard Curnow
  5. *
  6. * May be copied or modified under the terms of the GNU General Public
  7. * License. See linux/COPYING for more information.
  8. *
  9. * Support functions for the SH5 PCI hardware.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/rwsem.h>
  13. #include <linux/smp.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/pci.h>
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include <linux/irq.h>
  21. #include <cpu/irq.h>
  22. #include <asm/io.h>
  23. #include "pci-sh5.h"
  24. unsigned long pcicr_virt;
  25. unsigned long PCI_IO_AREA;
  26. /* Rounds a number UP to the nearest power of two. Used for
  27. * sizing the PCI window.
  28. */
  29. static u32 __init r2p2(u32 num)
  30. {
  31. int i = 31;
  32. u32 tmp = num;
  33. if (num == 0)
  34. return 0;
  35. do {
  36. if (tmp & (1 << 31))
  37. break;
  38. i--;
  39. tmp <<= 1;
  40. } while (i >= 0);
  41. tmp = 1 << i;
  42. /* If the original number isn't a power of 2, round it up */
  43. if (tmp != num)
  44. tmp <<= 1;
  45. return tmp;
  46. }
  47. static irqreturn_t pcish5_err_irq(int irq, void *dev_id)
  48. {
  49. struct pt_regs *regs = get_irq_regs();
  50. unsigned pci_int, pci_air, pci_cir, pci_aint;
  51. pci_int = SH5PCI_READ(INT);
  52. pci_cir = SH5PCI_READ(CIR);
  53. pci_air = SH5PCI_READ(AIR);
  54. if (pci_int) {
  55. printk("PCI INTERRUPT (at %08llx)!\n", regs->pc);
  56. printk("PCI INT -> 0x%x\n", pci_int & 0xffff);
  57. printk("PCI AIR -> 0x%x\n", pci_air);
  58. printk("PCI CIR -> 0x%x\n", pci_cir);
  59. SH5PCI_WRITE(INT, ~0);
  60. }
  61. pci_aint = SH5PCI_READ(AINT);
  62. if (pci_aint) {
  63. printk("PCI ARB INTERRUPT!\n");
  64. printk("PCI AINT -> 0x%x\n", pci_aint);
  65. printk("PCI AIR -> 0x%x\n", pci_air);
  66. printk("PCI CIR -> 0x%x\n", pci_cir);
  67. SH5PCI_WRITE(AINT, ~0);
  68. }
  69. return IRQ_HANDLED;
  70. }
  71. static irqreturn_t pcish5_serr_irq(int irq, void *dev_id)
  72. {
  73. printk("SERR IRQ\n");
  74. return IRQ_NONE;
  75. }
  76. static struct resource sh5_pci_resources[2];
  77. static struct pci_channel sh5pci_controller = {
  78. .pci_ops = &sh5_pci_ops,
  79. .resources = sh5_pci_resources,
  80. .nr_resources = ARRAY_SIZE(sh5_pci_resources),
  81. .mem_offset = 0x00000000,
  82. .io_offset = 0x00000000,
  83. };
  84. static int __init sh5pci_init(void)
  85. {
  86. unsigned long memStart = __pa(memory_start);
  87. unsigned long memSize = __pa(memory_end) - memStart;
  88. u32 lsr0;
  89. u32 uval;
  90. if (request_irq(IRQ_ERR, pcish5_err_irq,
  91. 0, "PCI Error",NULL) < 0) {
  92. printk(KERN_ERR "PCISH5: Cannot hook PCI_PERR interrupt\n");
  93. return -EINVAL;
  94. }
  95. if (request_irq(IRQ_SERR, pcish5_serr_irq,
  96. 0, "PCI SERR interrupt", NULL) < 0) {
  97. printk(KERN_ERR "PCISH5: Cannot hook PCI_SERR interrupt\n");
  98. return -EINVAL;
  99. }
  100. pcicr_virt = (unsigned long)ioremap_nocache(SH5PCI_ICR_BASE, 1024);
  101. if (!pcicr_virt) {
  102. panic("Unable to remap PCICR\n");
  103. }
  104. PCI_IO_AREA = (unsigned long)ioremap_nocache(SH5PCI_IO_BASE, 0x10000);
  105. if (!PCI_IO_AREA) {
  106. panic("Unable to remap PCIIO\n");
  107. }
  108. /* Clear snoop registers */
  109. SH5PCI_WRITE(CSCR0, 0);
  110. SH5PCI_WRITE(CSCR1, 0);
  111. /* Switch off interrupts */
  112. SH5PCI_WRITE(INTM, 0);
  113. SH5PCI_WRITE(AINTM, 0);
  114. SH5PCI_WRITE(PINTM, 0);
  115. /* Set bus active, take it out of reset */
  116. uval = SH5PCI_READ(CR);
  117. /* Set command Register */
  118. SH5PCI_WRITE(CR, uval | CR_LOCK_MASK | CR_CFINT| CR_FTO | CR_PFE |
  119. CR_PFCS | CR_BMAM);
  120. uval=SH5PCI_READ(CR);
  121. /* Allow it to be a master */
  122. /* NB - WE DISABLE I/O ACCESS to stop overlap */
  123. /* set WAIT bit to enable stepping, an attempt to improve stability */
  124. SH5PCI_WRITE_SHORT(CSR_CMD,
  125. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
  126. PCI_COMMAND_WAIT);
  127. /*
  128. ** Set translation mapping memory in order to convert the address
  129. ** used for the main bus, to the PCI internal address.
  130. */
  131. SH5PCI_WRITE(MBR,0x40000000);
  132. /* Always set the max size 512M */
  133. SH5PCI_WRITE(MBMR, PCISH5_MEM_SIZCONV(512*1024*1024));
  134. /*
  135. ** I/O addresses are mapped at internal PCI specific address
  136. ** as is described into the configuration bridge table.
  137. ** These are changed to 0, to allow cards that have legacy
  138. ** io such as vga to function correctly. We set the SH5 IOBAR to
  139. ** 256K, which is a bit big as we can only have 64K of address space
  140. */
  141. SH5PCI_WRITE(IOBR,0x0);
  142. /* Set up a 256K window. Totally pointless waste of address space */
  143. SH5PCI_WRITE(IOBMR,0);
  144. /* The SH5 has a HUGE 256K I/O region, which breaks the PCI spec.
  145. * Ideally, we would want to map the I/O region somewhere, but it
  146. * is so big this is not that easy!
  147. */
  148. SH5PCI_WRITE(CSR_IBAR0,~0);
  149. /* Set memory size value */
  150. memSize = memory_end - memory_start;
  151. /* Now we set up the mbars so the PCI bus can see the memory of
  152. * the machine */
  153. if (memSize < (1024 * 1024)) {
  154. printk(KERN_ERR "PCISH5: Ridiculous memory size of 0x%lx?\n",
  155. memSize);
  156. return -EINVAL;
  157. }
  158. /* Set LSR 0 */
  159. lsr0 = (memSize > (512 * 1024 * 1024)) ? 0x1ff00001 :
  160. ((r2p2(memSize) - 0x100000) | 0x1);
  161. SH5PCI_WRITE(LSR0, lsr0);
  162. /* Set MBAR 0 */
  163. SH5PCI_WRITE(CSR_MBAR0, memory_start);
  164. SH5PCI_WRITE(LAR0, memory_start);
  165. SH5PCI_WRITE(CSR_MBAR1,0);
  166. SH5PCI_WRITE(LAR1,0);
  167. SH5PCI_WRITE(LSR1,0);
  168. /* Enable the PCI interrupts on the device */
  169. SH5PCI_WRITE(INTM, ~0);
  170. SH5PCI_WRITE(AINTM, ~0);
  171. SH5PCI_WRITE(PINTM, ~0);
  172. sh5_pci_resources[0].start = PCI_IO_AREA;
  173. sh5_pci_resources[0].end = PCI_IO_AREA + 0x10000;
  174. sh5_pci_resources[1].start = memStart;
  175. sh5_pci_resources[1].end = memStart + memSize;
  176. return register_pci_controller(&sh5pci_controller);
  177. }
  178. arch_initcall(sh5pci_init);