pci-sh7751.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182
  1. /*
  2. * Low-Level PCI Support for the SH7751
  3. *
  4. * Copyright (C) 2003 - 2009 Paul Mundt
  5. * Copyright (C) 2001 Dustin McIntire
  6. *
  7. * With cleanup by Paul van Gool <pvangool@mimotech.com>, 2003.
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/types.h>
  16. #include <linux/errno.h>
  17. #include <linux/io.h>
  18. #include "pci-sh4.h"
  19. #include <asm/addrspace.h>
  20. #include <asm/sizes.h>
  21. static int __init __area_sdram_check(struct pci_channel *chan,
  22. unsigned int area)
  23. {
  24. unsigned long word;
  25. word = __raw_readl(SH7751_BCR1);
  26. /* check BCR for SDRAM in area */
  27. if (((word >> area) & 1) == 0) {
  28. printk("PCI: Area %d is not configured for SDRAM. BCR1=0x%lx\n",
  29. area, word);
  30. return 0;
  31. }
  32. pci_write_reg(chan, word, SH4_PCIBCR1);
  33. word = __raw_readw(SH7751_BCR2);
  34. /* check BCR2 for 32bit SDRAM interface*/
  35. if (((word >> (area << 1)) & 0x3) != 0x3) {
  36. printk("PCI: Area %d is not 32 bit SDRAM. BCR2=0x%lx\n",
  37. area, word);
  38. return 0;
  39. }
  40. pci_write_reg(chan, word, SH4_PCIBCR2);
  41. return 1;
  42. }
  43. static struct resource sh7751_pci_resources[] = {
  44. {
  45. .name = "SH7751_IO",
  46. .start = 0x1000,
  47. .end = SZ_4M - 1,
  48. .flags = IORESOURCE_IO
  49. }, {
  50. .name = "SH7751_mem",
  51. .start = SH7751_PCI_MEMORY_BASE,
  52. .end = SH7751_PCI_MEMORY_BASE + SH7751_PCI_MEM_SIZE - 1,
  53. .flags = IORESOURCE_MEM
  54. },
  55. };
  56. static struct pci_channel sh7751_pci_controller = {
  57. .pci_ops = &sh4_pci_ops,
  58. .resources = sh7751_pci_resources,
  59. .nr_resources = ARRAY_SIZE(sh7751_pci_resources),
  60. .mem_offset = 0x00000000,
  61. .io_offset = 0x00000000,
  62. .io_map_base = SH7751_PCI_IO_BASE,
  63. };
  64. static struct sh4_pci_address_map sh7751_pci_map = {
  65. .window0 = {
  66. .base = SH7751_CS3_BASE_ADDR,
  67. .size = 0x04000000,
  68. },
  69. };
  70. static int __init sh7751_pci_init(void)
  71. {
  72. struct pci_channel *chan = &sh7751_pci_controller;
  73. unsigned int id;
  74. u32 word, reg;
  75. printk(KERN_NOTICE "PCI: Starting initialization.\n");
  76. chan->reg_base = 0xfe200000;
  77. /* check for SH7751/SH7751R hardware */
  78. id = pci_read_reg(chan, SH7751_PCICONF0);
  79. if (id != ((SH7751_DEVICE_ID << 16) | SH7751_VENDOR_ID) &&
  80. id != ((SH7751R_DEVICE_ID << 16) | SH7751_VENDOR_ID)) {
  81. pr_debug("PCI: This is not an SH7751(R) (%x)\n", id);
  82. return -ENODEV;
  83. }
  84. /* Set the BCR's to enable PCI access */
  85. reg = __raw_readl(SH7751_BCR1);
  86. reg |= 0x80000;
  87. __raw_writel(reg, SH7751_BCR1);
  88. /* Turn the clocks back on (not done in reset)*/
  89. pci_write_reg(chan, 0, SH4_PCICLKR);
  90. /* Clear Powerdown IRQ's (not done in reset) */
  91. word = SH4_PCIPINT_D3 | SH4_PCIPINT_D0;
  92. pci_write_reg(chan, word, SH4_PCIPINT);
  93. /* set the command/status bits to:
  94. * Wait Cycle Control + Parity Enable + Bus Master +
  95. * Mem space enable
  96. */
  97. word = SH7751_PCICONF1_WCC | SH7751_PCICONF1_PER |
  98. SH7751_PCICONF1_BUM | SH7751_PCICONF1_MES;
  99. pci_write_reg(chan, word, SH7751_PCICONF1);
  100. /* define this host as the host bridge */
  101. word = PCI_BASE_CLASS_BRIDGE << 24;
  102. pci_write_reg(chan, word, SH7751_PCICONF2);
  103. /* Set IO and Mem windows to local address
  104. * Make PCI and local address the same for easy 1 to 1 mapping
  105. */
  106. word = sh7751_pci_map.window0.size - 1;
  107. pci_write_reg(chan, word, SH4_PCILSR0);
  108. /* Set the values on window 0 PCI config registers */
  109. word = P2SEGADDR(sh7751_pci_map.window0.base);
  110. pci_write_reg(chan, word, SH4_PCILAR0);
  111. pci_write_reg(chan, word, SH7751_PCICONF5);
  112. /* Set the local 16MB PCI memory space window to
  113. * the lowest PCI mapped address
  114. */
  115. word = chan->resources[1].start & SH4_PCIMBR_MASK;
  116. pr_debug("PCI: Setting upper bits of Memory window to 0x%x\n", word);
  117. pci_write_reg(chan, word , SH4_PCIMBR);
  118. /* Make sure the MSB's of IO window are set to access PCI space
  119. * correctly */
  120. word = chan->resources[0].start & SH4_PCIIOBR_MASK;
  121. pr_debug("PCI: Setting upper bits of IO window to 0x%x\n", word);
  122. pci_write_reg(chan, word, SH4_PCIIOBR);
  123. /* Set PCI WCRx, BCRx's, copy from BSC locations */
  124. /* check BCR for SDRAM in specified area */
  125. switch (sh7751_pci_map.window0.base) {
  126. case SH7751_CS0_BASE_ADDR: word = __area_sdram_check(chan, 0); break;
  127. case SH7751_CS1_BASE_ADDR: word = __area_sdram_check(chan, 1); break;
  128. case SH7751_CS2_BASE_ADDR: word = __area_sdram_check(chan, 2); break;
  129. case SH7751_CS3_BASE_ADDR: word = __area_sdram_check(chan, 3); break;
  130. case SH7751_CS4_BASE_ADDR: word = __area_sdram_check(chan, 4); break;
  131. case SH7751_CS5_BASE_ADDR: word = __area_sdram_check(chan, 5); break;
  132. case SH7751_CS6_BASE_ADDR: word = __area_sdram_check(chan, 6); break;
  133. }
  134. if (!word)
  135. return -1;
  136. /* configure the wait control registers */
  137. word = __raw_readl(SH7751_WCR1);
  138. pci_write_reg(chan, word, SH4_PCIWCR1);
  139. word = __raw_readl(SH7751_WCR2);
  140. pci_write_reg(chan, word, SH4_PCIWCR2);
  141. word = __raw_readl(SH7751_WCR3);
  142. pci_write_reg(chan, word, SH4_PCIWCR3);
  143. word = __raw_readl(SH7751_MCR);
  144. pci_write_reg(chan, word, SH4_PCIMCR);
  145. /* NOTE: I'm ignoring the PCI error IRQs for now..
  146. * TODO: add support for the internal error interrupts and
  147. * DMA interrupts...
  148. */
  149. pci_fixup_pcic(chan);
  150. /* SH7751 init done, set central function init complete */
  151. /* use round robin mode to stop a device starving/overruning */
  152. word = SH4_PCICR_PREFIX | SH4_PCICR_CFIN | SH4_PCICR_ARBM;
  153. pci_write_reg(chan, word, SH4_PCICR);
  154. return register_pci_controller(chan);
  155. }
  156. arch_initcall(sh7751_pci_init);