intc-sh5.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * arch/sh/kernel/cpu/irq/intc-sh5.c
  3. *
  4. * Interrupt Controller support for SH5 INTC.
  5. *
  6. * Copyright (C) 2000, 2001 Paolo Alberelli
  7. * Copyright (C) 2003 Paul Mundt
  8. *
  9. * Per-interrupt selective. IRLM=0 (Fixed priority) is not
  10. * supported being useless without a cascaded interrupt
  11. * controller.
  12. *
  13. * This file is subject to the terms and conditions of the GNU General Public
  14. * License. See the file "COPYING" in the main directory of this archive
  15. * for more details.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/irq.h>
  20. #include <linux/io.h>
  21. #include <linux/kernel.h>
  22. #include <linux/bitops.h>
  23. #include <cpu/irq.h>
  24. #include <asm/page.h>
  25. /*
  26. * Maybe the generic Peripheral block could move to a more
  27. * generic include file. INTC Block will be defined here
  28. * and only here to make INTC self-contained in a single
  29. * file.
  30. */
  31. #define INTC_BLOCK_OFFSET 0x01000000
  32. /* Base */
  33. #define INTC_BASE PHYS_PERIPHERAL_BLOCK + \
  34. INTC_BLOCK_OFFSET
  35. /* Address */
  36. #define INTC_ICR_SET (intc_virt + 0x0)
  37. #define INTC_ICR_CLEAR (intc_virt + 0x8)
  38. #define INTC_INTPRI_0 (intc_virt + 0x10)
  39. #define INTC_INTSRC_0 (intc_virt + 0x50)
  40. #define INTC_INTSRC_1 (intc_virt + 0x58)
  41. #define INTC_INTREQ_0 (intc_virt + 0x60)
  42. #define INTC_INTREQ_1 (intc_virt + 0x68)
  43. #define INTC_INTENB_0 (intc_virt + 0x70)
  44. #define INTC_INTENB_1 (intc_virt + 0x78)
  45. #define INTC_INTDSB_0 (intc_virt + 0x80)
  46. #define INTC_INTDSB_1 (intc_virt + 0x88)
  47. #define INTC_ICR_IRLM 0x1
  48. #define INTC_INTPRI_PREGS 8 /* 8 Priority Registers */
  49. #define INTC_INTPRI_PPREG 8 /* 8 Priorities per Register */
  50. /*
  51. * Mapper between the vector ordinal and the IRQ number
  52. * passed to kernel/device drivers.
  53. */
  54. int intc_evt_to_irq[(0xE20/0x20)+1] = {
  55. -1, -1, -1, -1, -1, -1, -1, -1, /* 0x000 - 0x0E0 */
  56. -1, -1, -1, -1, -1, -1, -1, -1, /* 0x100 - 0x1E0 */
  57. 0, 0, 0, 0, 0, 1, 0, 0, /* 0x200 - 0x2E0 */
  58. 2, 0, 0, 3, 0, 0, 0, -1, /* 0x300 - 0x3E0 */
  59. 32, 33, 34, 35, 36, 37, 38, -1, /* 0x400 - 0x4E0 */
  60. -1, -1, -1, 63, -1, -1, -1, -1, /* 0x500 - 0x5E0 */
  61. -1, -1, 18, 19, 20, 21, 22, -1, /* 0x600 - 0x6E0 */
  62. 39, 40, 41, 42, -1, -1, -1, -1, /* 0x700 - 0x7E0 */
  63. 4, 5, 6, 7, -1, -1, -1, -1, /* 0x800 - 0x8E0 */
  64. -1, -1, -1, -1, -1, -1, -1, -1, /* 0x900 - 0x9E0 */
  65. 12, 13, 14, 15, 16, 17, -1, -1, /* 0xA00 - 0xAE0 */
  66. -1, -1, -1, -1, -1, -1, -1, -1, /* 0xB00 - 0xBE0 */
  67. -1, -1, -1, -1, -1, -1, -1, -1, /* 0xC00 - 0xCE0 */
  68. -1, -1, -1, -1, -1, -1, -1, -1, /* 0xD00 - 0xDE0 */
  69. -1, -1 /* 0xE00 - 0xE20 */
  70. };
  71. static unsigned long intc_virt;
  72. static int irlm; /* IRL mode */
  73. static void enable_intc_irq(struct irq_data *data)
  74. {
  75. unsigned int irq = data->irq;
  76. unsigned long reg;
  77. unsigned long bitmask;
  78. if ((irq <= IRQ_IRL3) && (irlm == NO_PRIORITY))
  79. printk("Trying to use straight IRL0-3 with an encoding platform.\n");
  80. if (irq < 32) {
  81. reg = INTC_INTENB_0;
  82. bitmask = 1 << irq;
  83. } else {
  84. reg = INTC_INTENB_1;
  85. bitmask = 1 << (irq - 32);
  86. }
  87. __raw_writel(bitmask, reg);
  88. }
  89. static void disable_intc_irq(struct irq_data *data)
  90. {
  91. unsigned int irq = data->irq;
  92. unsigned long reg;
  93. unsigned long bitmask;
  94. if (irq < 32) {
  95. reg = INTC_INTDSB_0;
  96. bitmask = 1 << irq;
  97. } else {
  98. reg = INTC_INTDSB_1;
  99. bitmask = 1 << (irq - 32);
  100. }
  101. __raw_writel(bitmask, reg);
  102. }
  103. static struct irq_chip intc_irq_type = {
  104. .name = "INTC",
  105. .irq_enable = enable_intc_irq,
  106. .irq_disable = disable_intc_irq,
  107. };
  108. void __init plat_irq_setup(void)
  109. {
  110. unsigned long long __dummy0, __dummy1=~0x00000000100000f0;
  111. unsigned long reg;
  112. int i;
  113. intc_virt = (unsigned long)ioremap_nocache(INTC_BASE, 1024);
  114. if (!intc_virt) {
  115. panic("Unable to remap INTC\n");
  116. }
  117. /* Set default: per-line enable/disable, priority driven ack/eoi */
  118. for (i = 0; i < NR_INTC_IRQS; i++)
  119. irq_set_chip_and_handler(i, &intc_irq_type, handle_level_irq);
  120. /* Disable all interrupts and set all priorities to 0 to avoid trouble */
  121. __raw_writel(-1, INTC_INTDSB_0);
  122. __raw_writel(-1, INTC_INTDSB_1);
  123. for (reg = INTC_INTPRI_0, i = 0; i < INTC_INTPRI_PREGS; i++, reg += 8)
  124. __raw_writel( NO_PRIORITY, reg);
  125. #ifdef CONFIG_SH_CAYMAN
  126. {
  127. unsigned long data;
  128. /* Set IRLM */
  129. /* If all the priorities are set to 'no priority', then
  130. * assume we are using encoded mode.
  131. */
  132. irlm = platform_int_priority[IRQ_IRL0] +
  133. platform_int_priority[IRQ_IRL1] +
  134. platform_int_priority[IRQ_IRL2] +
  135. platform_int_priority[IRQ_IRL3];
  136. if (irlm == NO_PRIORITY) {
  137. /* IRLM = 0 */
  138. reg = INTC_ICR_CLEAR;
  139. i = IRQ_INTA;
  140. printk("Trying to use encoded IRL0-3. IRLs unsupported.\n");
  141. } else {
  142. /* IRLM = 1 */
  143. reg = INTC_ICR_SET;
  144. i = IRQ_IRL0;
  145. }
  146. __raw_writel(INTC_ICR_IRLM, reg);
  147. /* Set interrupt priorities according to platform description */
  148. for (data = 0, reg = INTC_INTPRI_0; i < NR_INTC_IRQS; i++) {
  149. data |= platform_int_priority[i] <<
  150. ((i % INTC_INTPRI_PPREG) * 4);
  151. if ((i % INTC_INTPRI_PPREG) == (INTC_INTPRI_PPREG - 1)) {
  152. /* Upon the 7th, set Priority Register */
  153. __raw_writel(data, reg);
  154. data = 0;
  155. reg += 8;
  156. }
  157. }
  158. }
  159. #endif
  160. /*
  161. * And now let interrupts come in.
  162. * sti() is not enough, we need to
  163. * lower priority, too.
  164. */
  165. __asm__ __volatile__("getcon " __SR ", %0\n\t"
  166. "and %0, %1, %0\n\t"
  167. "putcon %0, " __SR "\n\t"
  168. : "=&r" (__dummy0)
  169. : "r" (__dummy1));
  170. }