clock-sh7264.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * arch/sh/kernel/cpu/sh2a/clock-sh7264.c
  3. *
  4. * SH7264 clock framework support
  5. *
  6. * Copyright (C) 2012 Phil Edworthy
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/kernel.h>
  14. #include <linux/io.h>
  15. #include <linux/clkdev.h>
  16. #include <asm/clock.h>
  17. /* SH7264 registers */
  18. #define FRQCR 0xfffe0010
  19. #define STBCR3 0xfffe0408
  20. #define STBCR4 0xfffe040c
  21. #define STBCR5 0xfffe0410
  22. #define STBCR6 0xfffe0414
  23. #define STBCR7 0xfffe0418
  24. #define STBCR8 0xfffe041c
  25. static const unsigned int pll1rate[] = {8, 12};
  26. static unsigned int pll1_div;
  27. /* Fixed 32 KHz root clock for RTC */
  28. static struct clk r_clk = {
  29. .rate = 32768,
  30. };
  31. /*
  32. * Default rate for the root input clock, reset this with clk_set_rate()
  33. * from the platform code.
  34. */
  35. static struct clk extal_clk = {
  36. .rate = 18000000,
  37. };
  38. static unsigned long pll_recalc(struct clk *clk)
  39. {
  40. unsigned long rate = clk->parent->rate / pll1_div;
  41. return rate * pll1rate[(__raw_readw(FRQCR) >> 8) & 1];
  42. }
  43. static struct sh_clk_ops pll_clk_ops = {
  44. .recalc = pll_recalc,
  45. };
  46. static struct clk pll_clk = {
  47. .ops = &pll_clk_ops,
  48. .parent = &extal_clk,
  49. .flags = CLK_ENABLE_ON_INIT,
  50. };
  51. struct clk *main_clks[] = {
  52. &r_clk,
  53. &extal_clk,
  54. &pll_clk,
  55. };
  56. static int div2[] = { 1, 2, 3, 4, 6, 8, 12 };
  57. static struct clk_div_mult_table div4_div_mult_table = {
  58. .divisors = div2,
  59. .nr_divisors = ARRAY_SIZE(div2),
  60. };
  61. static struct clk_div4_table div4_table = {
  62. .div_mult_table = &div4_div_mult_table,
  63. };
  64. enum { DIV4_I, DIV4_P,
  65. DIV4_NR };
  66. #define DIV4(_reg, _bit, _mask, _flags) \
  67. SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
  68. /* The mask field specifies the div2 entries that are valid */
  69. struct clk div4_clks[DIV4_NR] = {
  70. [DIV4_I] = DIV4(FRQCR, 4, 0x7, CLK_ENABLE_REG_16BIT
  71. | CLK_ENABLE_ON_INIT),
  72. [DIV4_P] = DIV4(FRQCR, 0, 0x78, CLK_ENABLE_REG_16BIT),
  73. };
  74. enum { MSTP77, MSTP74, MSTP72,
  75. MSTP60,
  76. MSTP35, MSTP34, MSTP33, MSTP32, MSTP30,
  77. MSTP_NR };
  78. static struct clk mstp_clks[MSTP_NR] = {
  79. [MSTP77] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR7, 7, 0), /* SCIF */
  80. [MSTP74] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR7, 4, 0), /* VDC */
  81. [MSTP72] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR7, 2, 0), /* CMT */
  82. [MSTP60] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR6, 0, 0), /* USB */
  83. [MSTP35] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR3, 6, 0), /* MTU2 */
  84. [MSTP34] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR3, 4, 0), /* SDHI0 */
  85. [MSTP33] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR3, 3, 0), /* SDHI1 */
  86. [MSTP32] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR3, 2, 0), /* ADC */
  87. [MSTP30] = SH_CLK_MSTP8(&r_clk, STBCR3, 0, 0), /* RTC */
  88. };
  89. static struct clk_lookup lookups[] = {
  90. /* main clocks */
  91. CLKDEV_CON_ID("rclk", &r_clk),
  92. CLKDEV_CON_ID("extal", &extal_clk),
  93. CLKDEV_CON_ID("pll_clk", &pll_clk),
  94. /* DIV4 clocks */
  95. CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
  96. CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
  97. /* MSTP clocks */
  98. CLKDEV_CON_ID("sci_ick", &mstp_clks[MSTP77]),
  99. CLKDEV_CON_ID("vdc3", &mstp_clks[MSTP74]),
  100. CLKDEV_ICK_ID("fck", "sh-cmt-16.0", &mstp_clks[MSTP72]),
  101. CLKDEV_CON_ID("usb0", &mstp_clks[MSTP60]),
  102. CLKDEV_ICK_ID("fck", "sh-mtu2", &mstp_clks[MSTP35]),
  103. CLKDEV_CON_ID("sdhi0", &mstp_clks[MSTP34]),
  104. CLKDEV_CON_ID("sdhi1", &mstp_clks[MSTP33]),
  105. CLKDEV_CON_ID("adc0", &mstp_clks[MSTP32]),
  106. CLKDEV_CON_ID("rtc0", &mstp_clks[MSTP30]),
  107. };
  108. int __init arch_clk_init(void)
  109. {
  110. int k, ret = 0;
  111. if (test_mode_pin(MODE_PIN0)) {
  112. if (test_mode_pin(MODE_PIN1))
  113. pll1_div = 3;
  114. else
  115. pll1_div = 4;
  116. } else
  117. pll1_div = 1;
  118. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  119. ret = clk_register(main_clks[k]);
  120. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  121. if (!ret)
  122. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  123. if (!ret)
  124. ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
  125. return ret;
  126. }