setup-sh770x.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257
  1. /*
  2. * SH3 Setup code for SH7706, SH7707, SH7708, SH7709
  3. *
  4. * Copyright (C) 2007 Magnus Damm
  5. * Copyright (C) 2009 Paul Mundt
  6. *
  7. * Based on setup-sh7709.c
  8. *
  9. * Copyright (C) 2006 Paul Mundt
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/io.h>
  17. #include <linux/irq.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/serial.h>
  20. #include <linux/serial_sci.h>
  21. #include <linux/sh_timer.h>
  22. #include <linux/sh_intc.h>
  23. #include <cpu/serial.h>
  24. enum {
  25. UNUSED = 0,
  26. /* interrupt sources */
  27. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5,
  28. PINT07, PINT815,
  29. DMAC, SCIF0, SCIF2, SCI, ADC_ADI,
  30. LCDC, PCC0, PCC1,
  31. TMU0, TMU1, TMU2,
  32. RTC, WDT, REF,
  33. };
  34. static struct intc_vect vectors[] __initdata = {
  35. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  36. INTC_VECT(TMU2, 0x440), INTC_VECT(TMU2, 0x460),
  37. INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
  38. INTC_VECT(RTC, 0x4c0),
  39. INTC_VECT(SCI, 0x4e0), INTC_VECT(SCI, 0x500),
  40. INTC_VECT(SCI, 0x520), INTC_VECT(SCI, 0x540),
  41. INTC_VECT(WDT, 0x560),
  42. INTC_VECT(REF, 0x580),
  43. INTC_VECT(REF, 0x5a0),
  44. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  45. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  46. defined(CONFIG_CPU_SUBTYPE_SH7709)
  47. /* IRQ0->5 are handled in setup-sh3.c */
  48. INTC_VECT(DMAC, 0x800), INTC_VECT(DMAC, 0x820),
  49. INTC_VECT(DMAC, 0x840), INTC_VECT(DMAC, 0x860),
  50. INTC_VECT(ADC_ADI, 0x980),
  51. INTC_VECT(SCIF2, 0x900), INTC_VECT(SCIF2, 0x920),
  52. INTC_VECT(SCIF2, 0x940), INTC_VECT(SCIF2, 0x960),
  53. #endif
  54. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  55. defined(CONFIG_CPU_SUBTYPE_SH7709)
  56. INTC_VECT(PINT07, 0x700), INTC_VECT(PINT815, 0x720),
  57. INTC_VECT(SCIF0, 0x880), INTC_VECT(SCIF0, 0x8a0),
  58. INTC_VECT(SCIF0, 0x8c0), INTC_VECT(SCIF0, 0x8e0),
  59. #endif
  60. #if defined(CONFIG_CPU_SUBTYPE_SH7707)
  61. INTC_VECT(LCDC, 0x9a0),
  62. INTC_VECT(PCC0, 0x9c0), INTC_VECT(PCC1, 0x9e0),
  63. #endif
  64. };
  65. static struct intc_prio_reg prio_registers[] __initdata = {
  66. { 0xfffffee2, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, RTC } },
  67. { 0xfffffee4, 0, 16, 4, /* IPRB */ { WDT, REF, SCI, 0 } },
  68. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  69. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  70. defined(CONFIG_CPU_SUBTYPE_SH7709)
  71. { 0xa4000016, 0, 16, 4, /* IPRC */ { IRQ3, IRQ2, IRQ1, IRQ0 } },
  72. { 0xa4000018, 0, 16, 4, /* IPRD */ { 0, 0, IRQ5, IRQ4 } },
  73. { 0xa400001a, 0, 16, 4, /* IPRE */ { DMAC, 0, SCIF2, ADC_ADI } },
  74. #endif
  75. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  76. defined(CONFIG_CPU_SUBTYPE_SH7709)
  77. { 0xa4000018, 0, 16, 4, /* IPRD */ { PINT07, PINT815, } },
  78. { 0xa400001a, 0, 16, 4, /* IPRE */ { 0, SCIF0 } },
  79. #endif
  80. #if defined(CONFIG_CPU_SUBTYPE_SH7707)
  81. { 0xa400001c, 0, 16, 4, /* IPRF */ { 0, LCDC, PCC0, PCC1, } },
  82. #endif
  83. };
  84. static DECLARE_INTC_DESC(intc_desc, "sh770x", vectors, NULL,
  85. NULL, prio_registers, NULL);
  86. static struct resource rtc_resources[] = {
  87. [0] = {
  88. .start = 0xfffffec0,
  89. .end = 0xfffffec0 + 0x1e,
  90. .flags = IORESOURCE_IO,
  91. },
  92. [1] = {
  93. .start = evt2irq(0x480),
  94. .flags = IORESOURCE_IRQ,
  95. },
  96. };
  97. static struct platform_device rtc_device = {
  98. .name = "sh-rtc",
  99. .id = -1,
  100. .num_resources = ARRAY_SIZE(rtc_resources),
  101. .resource = rtc_resources,
  102. };
  103. static struct plat_sci_port scif0_platform_data = {
  104. .port_reg = 0xa4000136,
  105. .flags = UPF_BOOT_AUTOCONF,
  106. .scscr = SCSCR_TE | SCSCR_RE,
  107. .type = PORT_SCI,
  108. .ops = &sh770x_sci_port_ops,
  109. .regshift = 1,
  110. };
  111. static struct resource scif0_resources[] = {
  112. DEFINE_RES_MEM(0xfffffe80, 0x10),
  113. DEFINE_RES_IRQ(evt2irq(0x4e0)),
  114. };
  115. static struct platform_device scif0_device = {
  116. .name = "sh-sci",
  117. .id = 0,
  118. .resource = scif0_resources,
  119. .num_resources = ARRAY_SIZE(scif0_resources),
  120. .dev = {
  121. .platform_data = &scif0_platform_data,
  122. },
  123. };
  124. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  125. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  126. defined(CONFIG_CPU_SUBTYPE_SH7709)
  127. static struct plat_sci_port scif1_platform_data = {
  128. .flags = UPF_BOOT_AUTOCONF,
  129. .scscr = SCSCR_TE | SCSCR_RE,
  130. .type = PORT_SCIF,
  131. .ops = &sh770x_sci_port_ops,
  132. .regtype = SCIx_SH3_SCIF_REGTYPE,
  133. };
  134. static struct resource scif1_resources[] = {
  135. DEFINE_RES_MEM(0xa4000150, 0x10),
  136. DEFINE_RES_IRQ(evt2irq(0x900)),
  137. };
  138. static struct platform_device scif1_device = {
  139. .name = "sh-sci",
  140. .id = 1,
  141. .resource = scif1_resources,
  142. .num_resources = ARRAY_SIZE(scif1_resources),
  143. .dev = {
  144. .platform_data = &scif1_platform_data,
  145. },
  146. };
  147. #endif
  148. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  149. defined(CONFIG_CPU_SUBTYPE_SH7709)
  150. static struct plat_sci_port scif2_platform_data = {
  151. .port_reg = SCIx_NOT_SUPPORTED,
  152. .flags = UPF_BOOT_AUTOCONF,
  153. .scscr = SCSCR_TE | SCSCR_RE,
  154. .type = PORT_IRDA,
  155. .ops = &sh770x_sci_port_ops,
  156. };
  157. static struct resource scif2_resources[] = {
  158. DEFINE_RES_MEM(0xa4000140, 0x10),
  159. DEFINE_RES_IRQ(evt2irq(0x880)),
  160. };
  161. static struct platform_device scif2_device = {
  162. .name = "sh-sci",
  163. .id = 2,
  164. .resource = scif2_resources,
  165. .num_resources = ARRAY_SIZE(scif2_resources),
  166. .dev = {
  167. .platform_data = &scif2_platform_data,
  168. },
  169. };
  170. #endif
  171. static struct sh_timer_config tmu0_platform_data = {
  172. .channels_mask = 7,
  173. };
  174. static struct resource tmu0_resources[] = {
  175. DEFINE_RES_MEM(0xfffffe90, 0x2c),
  176. DEFINE_RES_IRQ(evt2irq(0x400)),
  177. DEFINE_RES_IRQ(evt2irq(0x420)),
  178. DEFINE_RES_IRQ(evt2irq(0x440)),
  179. };
  180. static struct platform_device tmu0_device = {
  181. .name = "sh-tmu-sh3",
  182. .id = 0,
  183. .dev = {
  184. .platform_data = &tmu0_platform_data,
  185. },
  186. .resource = tmu0_resources,
  187. .num_resources = ARRAY_SIZE(tmu0_resources),
  188. };
  189. static struct platform_device *sh770x_devices[] __initdata = {
  190. &scif0_device,
  191. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  192. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  193. defined(CONFIG_CPU_SUBTYPE_SH7709)
  194. &scif1_device,
  195. #endif
  196. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  197. defined(CONFIG_CPU_SUBTYPE_SH7709)
  198. &scif2_device,
  199. #endif
  200. &tmu0_device,
  201. &rtc_device,
  202. };
  203. static int __init sh770x_devices_setup(void)
  204. {
  205. return platform_add_devices(sh770x_devices,
  206. ARRAY_SIZE(sh770x_devices));
  207. }
  208. arch_initcall(sh770x_devices_setup);
  209. static struct platform_device *sh770x_early_devices[] __initdata = {
  210. &scif0_device,
  211. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  212. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  213. defined(CONFIG_CPU_SUBTYPE_SH7709)
  214. &scif1_device,
  215. #endif
  216. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  217. defined(CONFIG_CPU_SUBTYPE_SH7709)
  218. &scif2_device,
  219. #endif
  220. &tmu0_device,
  221. };
  222. void __init plat_early_device_setup(void)
  223. {
  224. early_platform_add_devices(sh770x_early_devices,
  225. ARRAY_SIZE(sh770x_early_devices));
  226. }
  227. void __init plat_irq_setup(void)
  228. {
  229. register_intc_controller(&intc_desc);
  230. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  231. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  232. defined(CONFIG_CPU_SUBTYPE_SH7709)
  233. plat_irq_setup_sh3();
  234. #endif
  235. }