setup-sh7760.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298
  1. /*
  2. * SH7760 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/sh_timer.h>
  14. #include <linux/sh_intc.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/io.h>
  17. enum {
  18. UNUSED = 0,
  19. /* interrupt sources */
  20. IRL0, IRL1, IRL2, IRL3,
  21. HUDI, GPIOI, DMAC,
  22. IRQ4, IRQ5, IRQ6, IRQ7,
  23. HCAN20, HCAN21,
  24. SSI0, SSI1,
  25. HAC0, HAC1,
  26. I2C0, I2C1,
  27. USB, LCDC,
  28. DMABRG0, DMABRG1, DMABRG2,
  29. SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
  30. SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
  31. SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI,
  32. SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI,
  33. HSPI,
  34. MMCIF0, MMCIF1, MMCIF2, MMCIF3,
  35. MFI, ADC, CMT,
  36. TMU0, TMU1, TMU2,
  37. WDT, REF,
  38. /* interrupt groups */
  39. DMABRG, SCIF0, SCIF1, SCIF2, SIM, MMCIF,
  40. };
  41. static struct intc_vect vectors[] __initdata = {
  42. INTC_VECT(HUDI, 0x600), INTC_VECT(GPIOI, 0x620),
  43. INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660),
  44. INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0),
  45. INTC_VECT(DMAC, 0x780), INTC_VECT(DMAC, 0x7a0),
  46. INTC_VECT(DMAC, 0x7c0), INTC_VECT(DMAC, 0x7e0),
  47. INTC_VECT(DMAC, 0x6c0),
  48. INTC_VECT(IRQ4, 0x800), INTC_VECT(IRQ5, 0x820),
  49. INTC_VECT(IRQ6, 0x840), INTC_VECT(IRQ6, 0x860),
  50. INTC_VECT(HCAN20, 0x900), INTC_VECT(HCAN21, 0x920),
  51. INTC_VECT(SSI0, 0x940), INTC_VECT(SSI1, 0x960),
  52. INTC_VECT(HAC0, 0x980), INTC_VECT(HAC1, 0x9a0),
  53. INTC_VECT(I2C0, 0x9c0), INTC_VECT(I2C1, 0x9e0),
  54. INTC_VECT(USB, 0xa00), INTC_VECT(LCDC, 0xa20),
  55. INTC_VECT(DMABRG0, 0xa80), INTC_VECT(DMABRG1, 0xaa0),
  56. INTC_VECT(DMABRG2, 0xac0),
  57. INTC_VECT(SCIF0_ERI, 0x880), INTC_VECT(SCIF0_RXI, 0x8a0),
  58. INTC_VECT(SCIF0_BRI, 0x8c0), INTC_VECT(SCIF0_TXI, 0x8e0),
  59. INTC_VECT(SCIF1_ERI, 0xb00), INTC_VECT(SCIF1_RXI, 0xb20),
  60. INTC_VECT(SCIF1_BRI, 0xb40), INTC_VECT(SCIF1_TXI, 0xb60),
  61. INTC_VECT(SCIF2_ERI, 0xb80), INTC_VECT(SCIF2_RXI, 0xba0),
  62. INTC_VECT(SCIF2_BRI, 0xbc0), INTC_VECT(SCIF2_TXI, 0xbe0),
  63. INTC_VECT(SIM_ERI, 0xc00), INTC_VECT(SIM_RXI, 0xc20),
  64. INTC_VECT(SIM_TXI, 0xc40), INTC_VECT(SIM_TEI, 0xc60),
  65. INTC_VECT(HSPI, 0xc80),
  66. INTC_VECT(MMCIF0, 0xd00), INTC_VECT(MMCIF1, 0xd20),
  67. INTC_VECT(MMCIF2, 0xd40), INTC_VECT(MMCIF3, 0xd60),
  68. INTC_VECT(MFI, 0xe80), /* 0xf80 according to data sheet */
  69. INTC_VECT(ADC, 0xf80), INTC_VECT(CMT, 0xfa0),
  70. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  71. INTC_VECT(TMU2, 0x440), INTC_VECT(TMU2, 0x460),
  72. INTC_VECT(WDT, 0x560),
  73. INTC_VECT(REF, 0x580), INTC_VECT(REF, 0x5a0),
  74. };
  75. static struct intc_group groups[] __initdata = {
  76. INTC_GROUP(DMABRG, DMABRG0, DMABRG1, DMABRG2),
  77. INTC_GROUP(SCIF0, SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI),
  78. INTC_GROUP(SCIF1, SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI),
  79. INTC_GROUP(SCIF2, SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI),
  80. INTC_GROUP(SIM, SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI),
  81. INTC_GROUP(MMCIF, MMCIF0, MMCIF1, MMCIF2, MMCIF3),
  82. };
  83. static struct intc_mask_reg mask_registers[] __initdata = {
  84. { 0xfe080040, 0xfe080060, 32, /* INTMSK00 / INTMSKCLR00 */
  85. { IRQ4, IRQ5, IRQ6, IRQ7, 0, 0, HCAN20, HCAN21,
  86. SSI0, SSI1, HAC0, HAC1, I2C0, I2C1, USB, LCDC,
  87. 0, DMABRG0, DMABRG1, DMABRG2,
  88. SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
  89. SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
  90. SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI, } },
  91. { 0xfe080044, 0xfe080064, 32, /* INTMSK04 / INTMSKCLR04 */
  92. { 0, 0, 0, 0, 0, 0, 0, 0,
  93. SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI,
  94. HSPI, MMCIF0, MMCIF1, MMCIF2,
  95. MMCIF3, 0, 0, 0, 0, 0, 0, 0,
  96. 0, MFI, 0, 0, 0, 0, ADC, CMT, } },
  97. };
  98. static struct intc_prio_reg prio_registers[] __initdata = {
  99. { 0xffd00004, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
  100. { 0xffd00008, 0, 16, 4, /* IPRB */ { WDT, REF, 0, 0 } },
  101. { 0xffd0000c, 0, 16, 4, /* IPRC */ { GPIOI, DMAC, 0, HUDI } },
  102. { 0xffd00010, 0, 16, 4, /* IPRD */ { IRL0, IRL1, IRL2, IRL3 } },
  103. { 0xfe080000, 0, 32, 4, /* INTPRI00 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  104. { 0xfe080004, 0, 32, 4, /* INTPRI04 */ { HCAN20, HCAN21, SSI0, SSI1,
  105. HAC0, HAC1, I2C0, I2C1 } },
  106. { 0xfe080008, 0, 32, 4, /* INTPRI08 */ { USB, LCDC, DMABRG, SCIF0,
  107. SCIF1, SCIF2, SIM, HSPI } },
  108. { 0xfe08000c, 0, 32, 4, /* INTPRI0C */ { 0, 0, MMCIF, 0,
  109. MFI, 0, ADC, CMT } },
  110. };
  111. static DECLARE_INTC_DESC(intc_desc, "sh7760", vectors, groups,
  112. mask_registers, prio_registers, NULL);
  113. static struct intc_vect vectors_irq[] __initdata = {
  114. INTC_VECT(IRL0, 0x240), INTC_VECT(IRL1, 0x2a0),
  115. INTC_VECT(IRL2, 0x300), INTC_VECT(IRL3, 0x360),
  116. };
  117. static DECLARE_INTC_DESC(intc_desc_irq, "sh7760-irq", vectors_irq, groups,
  118. mask_registers, prio_registers, NULL);
  119. static struct plat_sci_port scif0_platform_data = {
  120. .flags = UPF_BOOT_AUTOCONF,
  121. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  122. .type = PORT_SCIF,
  123. .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
  124. };
  125. static struct resource scif0_resources[] = {
  126. DEFINE_RES_MEM(0xfe600000, 0x100),
  127. DEFINE_RES_IRQ(evt2irq(0x880)),
  128. DEFINE_RES_IRQ(evt2irq(0x8a0)),
  129. DEFINE_RES_IRQ(evt2irq(0x8e0)),
  130. DEFINE_RES_IRQ(evt2irq(0x8c0)),
  131. };
  132. static struct platform_device scif0_device = {
  133. .name = "sh-sci",
  134. .id = 0,
  135. .resource = scif0_resources,
  136. .num_resources = ARRAY_SIZE(scif0_resources),
  137. .dev = {
  138. .platform_data = &scif0_platform_data,
  139. },
  140. };
  141. static struct plat_sci_port scif1_platform_data = {
  142. .flags = UPF_BOOT_AUTOCONF,
  143. .type = PORT_SCIF,
  144. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  145. .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
  146. };
  147. static struct resource scif1_resources[] = {
  148. DEFINE_RES_MEM(0xfe610000, 0x100),
  149. DEFINE_RES_IRQ(evt2irq(0xb00)),
  150. DEFINE_RES_IRQ(evt2irq(0xb20)),
  151. DEFINE_RES_IRQ(evt2irq(0xb60)),
  152. DEFINE_RES_IRQ(evt2irq(0xb40)),
  153. };
  154. static struct platform_device scif1_device = {
  155. .name = "sh-sci",
  156. .id = 1,
  157. .resource = scif1_resources,
  158. .num_resources = ARRAY_SIZE(scif1_resources),
  159. .dev = {
  160. .platform_data = &scif1_platform_data,
  161. },
  162. };
  163. static struct plat_sci_port scif2_platform_data = {
  164. .flags = UPF_BOOT_AUTOCONF,
  165. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  166. .type = PORT_SCIF,
  167. .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
  168. };
  169. static struct resource scif2_resources[] = {
  170. DEFINE_RES_MEM(0xfe620000, 0x100),
  171. DEFINE_RES_IRQ(evt2irq(0xb80)),
  172. DEFINE_RES_IRQ(evt2irq(0xba0)),
  173. DEFINE_RES_IRQ(evt2irq(0xbe0)),
  174. DEFINE_RES_IRQ(evt2irq(0xbc0)),
  175. };
  176. static struct platform_device scif2_device = {
  177. .name = "sh-sci",
  178. .id = 2,
  179. .resource = scif2_resources,
  180. .num_resources = ARRAY_SIZE(scif2_resources),
  181. .dev = {
  182. .platform_data = &scif2_platform_data,
  183. },
  184. };
  185. static struct plat_sci_port scif3_platform_data = {
  186. .flags = UPF_BOOT_AUTOCONF,
  187. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  188. .type = PORT_SCI,
  189. .regshift = 2,
  190. };
  191. static struct resource scif3_resources[] = {
  192. DEFINE_RES_MEM(0xfe480000, 0x100),
  193. DEFINE_RES_IRQ(evt2irq(0xc00)),
  194. DEFINE_RES_IRQ(evt2irq(0xc20)),
  195. DEFINE_RES_IRQ(evt2irq(0xc40)),
  196. };
  197. static struct platform_device scif3_device = {
  198. .name = "sh-sci",
  199. .id = 3,
  200. .resource = scif3_resources,
  201. .num_resources = ARRAY_SIZE(scif3_resources),
  202. .dev = {
  203. .platform_data = &scif3_platform_data,
  204. },
  205. };
  206. static struct sh_timer_config tmu0_platform_data = {
  207. .channels_mask = 7,
  208. };
  209. static struct resource tmu0_resources[] = {
  210. DEFINE_RES_MEM(0xffd80000, 0x30),
  211. DEFINE_RES_IRQ(evt2irq(0x400)),
  212. DEFINE_RES_IRQ(evt2irq(0x420)),
  213. DEFINE_RES_IRQ(evt2irq(0x440)),
  214. };
  215. static struct platform_device tmu0_device = {
  216. .name = "sh-tmu",
  217. .id = 0,
  218. .dev = {
  219. .platform_data = &tmu0_platform_data,
  220. },
  221. .resource = tmu0_resources,
  222. .num_resources = ARRAY_SIZE(tmu0_resources),
  223. };
  224. static struct platform_device *sh7760_devices[] __initdata = {
  225. &scif0_device,
  226. &scif1_device,
  227. &scif2_device,
  228. &scif3_device,
  229. &tmu0_device,
  230. };
  231. static int __init sh7760_devices_setup(void)
  232. {
  233. return platform_add_devices(sh7760_devices,
  234. ARRAY_SIZE(sh7760_devices));
  235. }
  236. arch_initcall(sh7760_devices_setup);
  237. static struct platform_device *sh7760_early_devices[] __initdata = {
  238. &scif0_device,
  239. &scif1_device,
  240. &scif2_device,
  241. &scif3_device,
  242. &tmu0_device,
  243. };
  244. void __init plat_early_device_setup(void)
  245. {
  246. early_platform_add_devices(sh7760_early_devices,
  247. ARRAY_SIZE(sh7760_early_devices));
  248. }
  249. #define INTC_ICR 0xffd00000UL
  250. #define INTC_ICR_IRLM (1 << 7)
  251. void __init plat_irq_setup_pins(int mode)
  252. {
  253. switch (mode) {
  254. case IRQ_MODE_IRQ:
  255. __raw_writew(__raw_readw(INTC_ICR) | INTC_ICR_IRLM, INTC_ICR);
  256. register_intc_controller(&intc_desc_irq);
  257. break;
  258. default:
  259. BUG();
  260. }
  261. }
  262. void __init plat_irq_setup(void)
  263. {
  264. register_intc_controller(&intc_desc);
  265. }