clock-sh7722.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * arch/sh/kernel/cpu/sh4a/clock-sh7722.c
  3. *
  4. * SH7722 clock framework support
  5. *
  6. * Copyright (C) 2009 Magnus Damm
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/io.h>
  24. #include <linux/clkdev.h>
  25. #include <linux/sh_clk.h>
  26. #include <asm/clock.h>
  27. #include <cpu/sh7722.h>
  28. /* SH7722 registers */
  29. #define FRQCR 0xa4150000
  30. #define VCLKCR 0xa4150004
  31. #define SCLKACR 0xa4150008
  32. #define SCLKBCR 0xa415000c
  33. #define IRDACLKCR 0xa4150018
  34. #define PLLCR 0xa4150024
  35. #define MSTPCR0 0xa4150030
  36. #define MSTPCR1 0xa4150034
  37. #define MSTPCR2 0xa4150038
  38. #define DLLFRQ 0xa4150050
  39. /* Fixed 32 KHz root clock for RTC and Power Management purposes */
  40. static struct clk r_clk = {
  41. .rate = 32768,
  42. };
  43. /*
  44. * Default rate for the root input clock, reset this with clk_set_rate()
  45. * from the platform code.
  46. */
  47. struct clk extal_clk = {
  48. .rate = 33333333,
  49. };
  50. /* The dll block multiplies the 32khz r_clk, may be used instead of extal */
  51. static unsigned long dll_recalc(struct clk *clk)
  52. {
  53. unsigned long mult;
  54. if (__raw_readl(PLLCR) & 0x1000)
  55. mult = __raw_readl(DLLFRQ);
  56. else
  57. mult = 0;
  58. return clk->parent->rate * mult;
  59. }
  60. static struct sh_clk_ops dll_clk_ops = {
  61. .recalc = dll_recalc,
  62. };
  63. static struct clk dll_clk = {
  64. .ops = &dll_clk_ops,
  65. .parent = &r_clk,
  66. .flags = CLK_ENABLE_ON_INIT,
  67. };
  68. static unsigned long pll_recalc(struct clk *clk)
  69. {
  70. unsigned long mult = 1;
  71. unsigned long div = 1;
  72. if (__raw_readl(PLLCR) & 0x4000)
  73. mult = (((__raw_readl(FRQCR) >> 24) & 0x1f) + 1);
  74. else
  75. div = 2;
  76. return (clk->parent->rate * mult) / div;
  77. }
  78. static struct sh_clk_ops pll_clk_ops = {
  79. .recalc = pll_recalc,
  80. };
  81. static struct clk pll_clk = {
  82. .ops = &pll_clk_ops,
  83. .flags = CLK_ENABLE_ON_INIT,
  84. };
  85. struct clk *main_clks[] = {
  86. &r_clk,
  87. &extal_clk,
  88. &dll_clk,
  89. &pll_clk,
  90. };
  91. static int multipliers[] = { 1, 2, 1, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1 };
  92. static int divisors[] = { 1, 3, 2, 5, 3, 4, 5, 6, 8, 10, 12, 16, 20 };
  93. static struct clk_div_mult_table div4_div_mult_table = {
  94. .divisors = divisors,
  95. .nr_divisors = ARRAY_SIZE(divisors),
  96. .multipliers = multipliers,
  97. .nr_multipliers = ARRAY_SIZE(multipliers),
  98. };
  99. static struct clk_div4_table div4_table = {
  100. .div_mult_table = &div4_div_mult_table,
  101. };
  102. #define DIV4(_reg, _bit, _mask, _flags) \
  103. SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
  104. enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, DIV4_NR };
  105. struct clk div4_clks[DIV4_NR] = {
  106. [DIV4_I] = DIV4(FRQCR, 20, 0x1fef, CLK_ENABLE_ON_INIT),
  107. [DIV4_U] = DIV4(FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
  108. [DIV4_SH] = DIV4(FRQCR, 12, 0x1fff, CLK_ENABLE_ON_INIT),
  109. [DIV4_B] = DIV4(FRQCR, 8, 0x1fff, CLK_ENABLE_ON_INIT),
  110. [DIV4_B3] = DIV4(FRQCR, 4, 0x1fff, CLK_ENABLE_ON_INIT),
  111. [DIV4_P] = DIV4(FRQCR, 0, 0x1fff, 0),
  112. };
  113. enum { DIV4_IRDA, DIV4_ENABLE_NR };
  114. struct clk div4_enable_clks[DIV4_ENABLE_NR] = {
  115. [DIV4_IRDA] = DIV4(IRDACLKCR, 0, 0x1fff, 0),
  116. };
  117. enum { DIV4_SIUA, DIV4_SIUB, DIV4_REPARENT_NR };
  118. struct clk div4_reparent_clks[DIV4_REPARENT_NR] = {
  119. [DIV4_SIUA] = DIV4(SCLKACR, 0, 0x1fff, 0),
  120. [DIV4_SIUB] = DIV4(SCLKBCR, 0, 0x1fff, 0),
  121. };
  122. enum { DIV6_V, DIV6_NR };
  123. struct clk div6_clks[DIV6_NR] = {
  124. [DIV6_V] = SH_CLK_DIV6(&pll_clk, VCLKCR, 0),
  125. };
  126. static struct clk mstp_clks[HWBLK_NR] = {
  127. [HWBLK_URAM] = SH_CLK_MSTP32(&div4_clks[DIV4_U], MSTPCR0, 28, CLK_ENABLE_ON_INIT),
  128. [HWBLK_XYMEM] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR0, 26, CLK_ENABLE_ON_INIT),
  129. [HWBLK_TMU] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 15, 0),
  130. [HWBLK_CMT] = SH_CLK_MSTP32(&r_clk, MSTPCR0, 14, 0),
  131. [HWBLK_RWDT] = SH_CLK_MSTP32(&r_clk, MSTPCR0, 13, 0),
  132. [HWBLK_FLCTL] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 10, 0),
  133. [HWBLK_SCIF0] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 7, 0),
  134. [HWBLK_SCIF1] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 6, 0),
  135. [HWBLK_SCIF2] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 5, 0),
  136. [HWBLK_IIC] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 9, 0),
  137. [HWBLK_RTC] = SH_CLK_MSTP32(&r_clk, MSTPCR1, 8, 0),
  138. [HWBLK_SDHI] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 18, 0),
  139. [HWBLK_KEYSC] = SH_CLK_MSTP32(&r_clk, MSTPCR2, 14, 0),
  140. [HWBLK_USBF] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 11, 0),
  141. [HWBLK_2DG] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 9, 0),
  142. [HWBLK_SIU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 8, 0),
  143. [HWBLK_JPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 6, 0),
  144. [HWBLK_VOU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 5, 0),
  145. [HWBLK_BEU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 4, 0),
  146. [HWBLK_CEU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 3, 0),
  147. [HWBLK_VEU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 2, 0),
  148. [HWBLK_VPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 1, 0),
  149. [HWBLK_LCDC] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 0, 0),
  150. };
  151. static struct clk_lookup lookups[] = {
  152. /* main clocks */
  153. CLKDEV_CON_ID("rclk", &r_clk),
  154. CLKDEV_CON_ID("extal", &extal_clk),
  155. CLKDEV_CON_ID("dll_clk", &dll_clk),
  156. CLKDEV_CON_ID("pll_clk", &pll_clk),
  157. /* DIV4 clocks */
  158. CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
  159. CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
  160. CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),
  161. CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
  162. CLKDEV_CON_ID("b3_clk", &div4_clks[DIV4_B3]),
  163. CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
  164. CLKDEV_CON_ID("irda_clk", &div4_enable_clks[DIV4_IRDA]),
  165. CLKDEV_CON_ID("siua_clk", &div4_reparent_clks[DIV4_SIUA]),
  166. CLKDEV_CON_ID("siub_clk", &div4_reparent_clks[DIV4_SIUB]),
  167. /* DIV6 clocks */
  168. CLKDEV_CON_ID("video_clk", &div6_clks[DIV6_V]),
  169. /* MSTP clocks */
  170. CLKDEV_CON_ID("uram0", &mstp_clks[HWBLK_URAM]),
  171. CLKDEV_CON_ID("xymem0", &mstp_clks[HWBLK_XYMEM]),
  172. CLKDEV_ICK_ID("fck", "sh-tmu.0", &mstp_clks[HWBLK_TMU]),
  173. CLKDEV_ICK_ID("fck", "sh-cmt-32.0", &mstp_clks[HWBLK_CMT]),
  174. CLKDEV_DEV_ID("sh-wdt.0", &mstp_clks[HWBLK_RWDT]),
  175. CLKDEV_CON_ID("flctl0", &mstp_clks[HWBLK_FLCTL]),
  176. CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[HWBLK_SCIF0]),
  177. CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[HWBLK_SCIF1]),
  178. CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[HWBLK_SCIF2]),
  179. CLKDEV_DEV_ID("i2c-sh_mobile.0", &mstp_clks[HWBLK_IIC]),
  180. CLKDEV_CON_ID("rtc0", &mstp_clks[HWBLK_RTC]),
  181. CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[HWBLK_SDHI]),
  182. CLKDEV_DEV_ID("sh_keysc.0", &mstp_clks[HWBLK_KEYSC]),
  183. CLKDEV_CON_ID("usbf0", &mstp_clks[HWBLK_USBF]),
  184. CLKDEV_CON_ID("2dg0", &mstp_clks[HWBLK_2DG]),
  185. CLKDEV_DEV_ID("siu-pcm-audio", &mstp_clks[HWBLK_SIU]),
  186. CLKDEV_DEV_ID("sh-vou.0", &mstp_clks[HWBLK_VOU]),
  187. CLKDEV_CON_ID("jpu0", &mstp_clks[HWBLK_JPU]),
  188. CLKDEV_CON_ID("beu0", &mstp_clks[HWBLK_BEU]),
  189. CLKDEV_DEV_ID("sh_mobile_ceu.0", &mstp_clks[HWBLK_CEU]),
  190. CLKDEV_CON_ID("veu0", &mstp_clks[HWBLK_VEU]),
  191. CLKDEV_CON_ID("vpu0", &mstp_clks[HWBLK_VPU]),
  192. CLKDEV_DEV_ID("sh_mobile_lcdc_fb.0", &mstp_clks[HWBLK_LCDC]),
  193. };
  194. int __init arch_clk_init(void)
  195. {
  196. int k, ret = 0;
  197. /* autodetect extal or dll configuration */
  198. if (__raw_readl(PLLCR) & 0x1000)
  199. pll_clk.parent = &dll_clk;
  200. else
  201. pll_clk.parent = &extal_clk;
  202. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  203. ret = clk_register(main_clks[k]);
  204. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  205. if (!ret)
  206. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  207. if (!ret)
  208. ret = sh_clk_div4_enable_register(div4_enable_clks,
  209. DIV4_ENABLE_NR, &div4_table);
  210. if (!ret)
  211. ret = sh_clk_div4_reparent_register(div4_reparent_clks,
  212. DIV4_REPARENT_NR, &div4_table);
  213. if (!ret)
  214. ret = sh_clk_div6_register(div6_clks, DIV6_NR);
  215. if (!ret)
  216. ret = sh_clk_mstp_register(mstp_clks, HWBLK_NR);
  217. return ret;
  218. }