setup-sh7366.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * SH7366 Setup
  3. *
  4. * Copyright (C) 2008 Renesas Solutions
  5. *
  6. * Based on linux/arch/sh/kernel/cpu/sh4a/setup-sh7722.c
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/uio_driver.h>
  17. #include <linux/sh_timer.h>
  18. #include <linux/sh_intc.h>
  19. #include <linux/usb/r8a66597.h>
  20. #include <asm/clock.h>
  21. static struct plat_sci_port scif0_platform_data = {
  22. .port_reg = 0xa405013e,
  23. .flags = UPF_BOOT_AUTOCONF,
  24. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  25. .type = PORT_SCIF,
  26. };
  27. static struct resource scif0_resources[] = {
  28. DEFINE_RES_MEM(0xffe00000, 0x100),
  29. DEFINE_RES_IRQ(evt2irq(0xc00)),
  30. };
  31. static struct platform_device scif0_device = {
  32. .name = "sh-sci",
  33. .id = 0,
  34. .resource = scif0_resources,
  35. .num_resources = ARRAY_SIZE(scif0_resources),
  36. .dev = {
  37. .platform_data = &scif0_platform_data,
  38. },
  39. };
  40. static struct resource iic_resources[] = {
  41. [0] = {
  42. .name = "IIC",
  43. .start = 0x04470000,
  44. .end = 0x04470017,
  45. .flags = IORESOURCE_MEM,
  46. },
  47. [1] = {
  48. .start = evt2irq(0xe00),
  49. .end = evt2irq(0xe60),
  50. .flags = IORESOURCE_IRQ,
  51. },
  52. };
  53. static struct platform_device iic_device = {
  54. .name = "i2c-sh_mobile",
  55. .id = 0, /* "i2c0" clock */
  56. .num_resources = ARRAY_SIZE(iic_resources),
  57. .resource = iic_resources,
  58. };
  59. static struct r8a66597_platdata r8a66597_data = {
  60. .on_chip = 1,
  61. };
  62. static struct resource usb_host_resources[] = {
  63. [0] = {
  64. .start = 0xa4d80000,
  65. .end = 0xa4d800ff,
  66. .flags = IORESOURCE_MEM,
  67. },
  68. [1] = {
  69. .start = evt2irq(0xa20),
  70. .end = evt2irq(0xa20),
  71. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  72. },
  73. };
  74. static struct platform_device usb_host_device = {
  75. .name = "r8a66597_hcd",
  76. .id = -1,
  77. .dev = {
  78. .dma_mask = NULL,
  79. .coherent_dma_mask = 0xffffffff,
  80. .platform_data = &r8a66597_data,
  81. },
  82. .num_resources = ARRAY_SIZE(usb_host_resources),
  83. .resource = usb_host_resources,
  84. };
  85. static struct uio_info vpu_platform_data = {
  86. .name = "VPU5",
  87. .version = "0",
  88. .irq = evt2irq(0x980),
  89. };
  90. static struct resource vpu_resources[] = {
  91. [0] = {
  92. .name = "VPU",
  93. .start = 0xfe900000,
  94. .end = 0xfe902807,
  95. .flags = IORESOURCE_MEM,
  96. },
  97. [1] = {
  98. /* place holder for contiguous memory */
  99. },
  100. };
  101. static struct platform_device vpu_device = {
  102. .name = "uio_pdrv_genirq",
  103. .id = 0,
  104. .dev = {
  105. .platform_data = &vpu_platform_data,
  106. },
  107. .resource = vpu_resources,
  108. .num_resources = ARRAY_SIZE(vpu_resources),
  109. };
  110. static struct uio_info veu0_platform_data = {
  111. .name = "VEU",
  112. .version = "0",
  113. .irq = evt2irq(0x8c0),
  114. };
  115. static struct resource veu0_resources[] = {
  116. [0] = {
  117. .name = "VEU(1)",
  118. .start = 0xfe920000,
  119. .end = 0xfe9200b7,
  120. .flags = IORESOURCE_MEM,
  121. },
  122. [1] = {
  123. /* place holder for contiguous memory */
  124. },
  125. };
  126. static struct platform_device veu0_device = {
  127. .name = "uio_pdrv_genirq",
  128. .id = 1,
  129. .dev = {
  130. .platform_data = &veu0_platform_data,
  131. },
  132. .resource = veu0_resources,
  133. .num_resources = ARRAY_SIZE(veu0_resources),
  134. };
  135. static struct uio_info veu1_platform_data = {
  136. .name = "VEU",
  137. .version = "0",
  138. .irq = evt2irq(0x560),
  139. };
  140. static struct resource veu1_resources[] = {
  141. [0] = {
  142. .name = "VEU(2)",
  143. .start = 0xfe924000,
  144. .end = 0xfe9240b7,
  145. .flags = IORESOURCE_MEM,
  146. },
  147. [1] = {
  148. /* place holder for contiguous memory */
  149. },
  150. };
  151. static struct platform_device veu1_device = {
  152. .name = "uio_pdrv_genirq",
  153. .id = 2,
  154. .dev = {
  155. .platform_data = &veu1_platform_data,
  156. },
  157. .resource = veu1_resources,
  158. .num_resources = ARRAY_SIZE(veu1_resources),
  159. };
  160. static struct sh_timer_config cmt_platform_data = {
  161. .channels_mask = 0x20,
  162. };
  163. static struct resource cmt_resources[] = {
  164. DEFINE_RES_MEM(0x044a0000, 0x70),
  165. DEFINE_RES_IRQ(evt2irq(0xf00)),
  166. };
  167. static struct platform_device cmt_device = {
  168. .name = "sh-cmt-32",
  169. .id = 0,
  170. .dev = {
  171. .platform_data = &cmt_platform_data,
  172. },
  173. .resource = cmt_resources,
  174. .num_resources = ARRAY_SIZE(cmt_resources),
  175. };
  176. static struct sh_timer_config tmu0_platform_data = {
  177. .channels_mask = 7,
  178. };
  179. static struct resource tmu0_resources[] = {
  180. DEFINE_RES_MEM(0xffd80000, 0x2c),
  181. DEFINE_RES_IRQ(evt2irq(0x400)),
  182. DEFINE_RES_IRQ(evt2irq(0x420)),
  183. DEFINE_RES_IRQ(evt2irq(0x440)),
  184. };
  185. static struct platform_device tmu0_device = {
  186. .name = "sh-tmu",
  187. .id = 0,
  188. .dev = {
  189. .platform_data = &tmu0_platform_data,
  190. },
  191. .resource = tmu0_resources,
  192. .num_resources = ARRAY_SIZE(tmu0_resources),
  193. };
  194. static struct platform_device *sh7366_devices[] __initdata = {
  195. &scif0_device,
  196. &cmt_device,
  197. &tmu0_device,
  198. &iic_device,
  199. &usb_host_device,
  200. &vpu_device,
  201. &veu0_device,
  202. &veu1_device,
  203. };
  204. static int __init sh7366_devices_setup(void)
  205. {
  206. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  207. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  208. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  209. return platform_add_devices(sh7366_devices,
  210. ARRAY_SIZE(sh7366_devices));
  211. }
  212. arch_initcall(sh7366_devices_setup);
  213. static struct platform_device *sh7366_early_devices[] __initdata = {
  214. &scif0_device,
  215. &cmt_device,
  216. &tmu0_device,
  217. };
  218. void __init plat_early_device_setup(void)
  219. {
  220. early_platform_add_devices(sh7366_early_devices,
  221. ARRAY_SIZE(sh7366_early_devices));
  222. }
  223. enum {
  224. UNUSED=0,
  225. ENABLED,
  226. DISABLED,
  227. /* interrupt sources */
  228. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  229. ICB,
  230. DMAC0, DMAC1, DMAC2, DMAC3,
  231. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  232. MFI, VPU, USB,
  233. MMC_MMC1I, MMC_MMC2I, MMC_MMC3I,
  234. DMAC4, DMAC5, DMAC_DADERR,
  235. SCIF, SCIFA1, SCIFA2,
  236. DENC, MSIOF,
  237. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  238. I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
  239. SDHI, CMT, TSIF, SIU,
  240. TMU0, TMU1, TMU2,
  241. VEU2, LCDC,
  242. /* interrupt groups */
  243. DMAC0123, VIOVOU, MMC, DMAC45, FLCTL, I2C,
  244. };
  245. static struct intc_vect vectors[] __initdata = {
  246. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  247. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  248. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  249. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  250. INTC_VECT(ICB, 0x700),
  251. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  252. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  253. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  254. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  255. INTC_VECT(MFI, 0x900), INTC_VECT(VPU, 0x980), INTC_VECT(USB, 0xa20),
  256. INTC_VECT(MMC_MMC1I, 0xb00), INTC_VECT(MMC_MMC2I, 0xb20),
  257. INTC_VECT(MMC_MMC3I, 0xb40),
  258. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  259. INTC_VECT(DMAC_DADERR, 0xbc0),
  260. INTC_VECT(SCIF, 0xc00), INTC_VECT(SCIFA1, 0xc20),
  261. INTC_VECT(SCIFA2, 0xc40),
  262. INTC_VECT(DENC, 0xc60), INTC_VECT(MSIOF, 0xc80),
  263. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  264. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  265. INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
  266. INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
  267. INTC_VECT(SDHI, 0xe80), INTC_VECT(SDHI, 0xea0),
  268. INTC_VECT(SDHI, 0xec0), INTC_VECT(SDHI, 0xee0),
  269. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  270. INTC_VECT(SIU, 0xf80),
  271. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  272. INTC_VECT(TMU2, 0x440),
  273. INTC_VECT(VEU2, 0x560), INTC_VECT(LCDC, 0x580),
  274. };
  275. static struct intc_group groups[] __initdata = {
  276. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  277. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  278. INTC_GROUP(MMC, MMC_MMC1I, MMC_MMC2I, MMC_MMC3I),
  279. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  280. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  281. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  282. INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
  283. };
  284. static struct intc_mask_reg mask_registers[] __initdata = {
  285. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  286. { } },
  287. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  288. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  289. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  290. { 0, 0, 0, VPU, 0, 0, 0, MFI } },
  291. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  292. { 0, 0, 0, ICB } },
  293. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  294. { 0, TMU2, TMU1, TMU0, VEU2, 0, 0, LCDC } },
  295. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  296. { 0, DMAC_DADERR, DMAC5, DMAC4, DENC, SCIFA2, SCIFA1, SCIF } },
  297. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  298. { 0, 0, 0, 0, 0, 0, 0, MSIOF } },
  299. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  300. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  301. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  302. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  303. { DISABLED, ENABLED, ENABLED, ENABLED, 0, 0, 0, SIU } },
  304. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  305. { 0, 0, 0, CMT, 0, USB, } },
  306. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  307. { 0, MMC_MMC3I, MMC_MMC2I, MMC_MMC1I } },
  308. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  309. { 0, 0, 0, 0, 0, 0, 0, TSIF } },
  310. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  311. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  312. };
  313. static struct intc_prio_reg prio_registers[] __initdata = {
  314. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
  315. { 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2, LCDC, ICB } },
  316. { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
  317. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  318. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, MFI, VPU } },
  319. { 0xa4080014, 0, 16, 4, /* IPRF */ { 0, DMAC45, USB, CMT } },
  320. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF, SCIFA1, SCIFA2, DENC } },
  321. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF, 0, FLCTL, I2C } },
  322. { 0xa4080020, 0, 16, 4, /* IPRI */ { 0, 0, TSIF, } },
  323. { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
  324. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, MMC, 0, SDHI } },
  325. { 0xa408002c, 0, 16, 4, /* IPRL */ { } },
  326. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  327. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  328. };
  329. static struct intc_sense_reg sense_registers[] __initdata = {
  330. { 0xa414001c, 16, 2, /* ICR1 */
  331. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  332. };
  333. static struct intc_mask_reg ack_registers[] __initdata = {
  334. { 0xa4140024, 0, 8, /* INTREQ00 */
  335. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  336. };
  337. static struct intc_desc intc_desc __initdata = {
  338. .name = "sh7366",
  339. .force_enable = ENABLED,
  340. .force_disable = DISABLED,
  341. .hw = INTC_HW_DESC(vectors, groups, mask_registers,
  342. prio_registers, sense_registers, ack_registers),
  343. };
  344. void __init plat_irq_setup(void)
  345. {
  346. register_intc_controller(&intc_desc);
  347. }
  348. void __init plat_mem_setup(void)
  349. {
  350. /* TODO: Register Node 1 */
  351. }