setup-sh7763.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460
  1. /*
  2. * SH7763 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. * Copyright (C) 2007 Yoshihiro Shimoda
  6. * Copyright (C) 2008, 2009 Nobuhiro Iwamatsu
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/sh_timer.h>
  16. #include <linux/sh_intc.h>
  17. #include <linux/io.h>
  18. #include <linux/serial_sci.h>
  19. #include <linux/usb/ohci_pdriver.h>
  20. static struct plat_sci_port scif0_platform_data = {
  21. .flags = UPF_BOOT_AUTOCONF,
  22. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  23. .type = PORT_SCIF,
  24. .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
  25. };
  26. static struct resource scif0_resources[] = {
  27. DEFINE_RES_MEM(0xffe00000, 0x100),
  28. DEFINE_RES_IRQ(evt2irq(0x700)),
  29. };
  30. static struct platform_device scif0_device = {
  31. .name = "sh-sci",
  32. .id = 0,
  33. .resource = scif0_resources,
  34. .num_resources = ARRAY_SIZE(scif0_resources),
  35. .dev = {
  36. .platform_data = &scif0_platform_data,
  37. },
  38. };
  39. static struct plat_sci_port scif1_platform_data = {
  40. .flags = UPF_BOOT_AUTOCONF,
  41. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  42. .type = PORT_SCIF,
  43. .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
  44. };
  45. static struct resource scif1_resources[] = {
  46. DEFINE_RES_MEM(0xffe08000, 0x100),
  47. DEFINE_RES_IRQ(evt2irq(0xb80)),
  48. };
  49. static struct platform_device scif1_device = {
  50. .name = "sh-sci",
  51. .id = 1,
  52. .resource = scif1_resources,
  53. .num_resources = ARRAY_SIZE(scif1_resources),
  54. .dev = {
  55. .platform_data = &scif1_platform_data,
  56. },
  57. };
  58. static struct plat_sci_port scif2_platform_data = {
  59. .flags = UPF_BOOT_AUTOCONF,
  60. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  61. .type = PORT_SCIF,
  62. .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
  63. };
  64. static struct resource scif2_resources[] = {
  65. DEFINE_RES_MEM(0xffe10000, 0x100),
  66. DEFINE_RES_IRQ(evt2irq(0xf00)),
  67. };
  68. static struct platform_device scif2_device = {
  69. .name = "sh-sci",
  70. .id = 2,
  71. .resource = scif2_resources,
  72. .num_resources = ARRAY_SIZE(scif2_resources),
  73. .dev = {
  74. .platform_data = &scif2_platform_data,
  75. },
  76. };
  77. static struct resource rtc_resources[] = {
  78. [0] = {
  79. .start = 0xffe80000,
  80. .end = 0xffe80000 + 0x58 - 1,
  81. .flags = IORESOURCE_IO,
  82. },
  83. [1] = {
  84. /* Shared Period/Carry/Alarm IRQ */
  85. .start = evt2irq(0x480),
  86. .flags = IORESOURCE_IRQ,
  87. },
  88. };
  89. static struct platform_device rtc_device = {
  90. .name = "sh-rtc",
  91. .id = -1,
  92. .num_resources = ARRAY_SIZE(rtc_resources),
  93. .resource = rtc_resources,
  94. };
  95. static struct resource usb_ohci_resources[] = {
  96. [0] = {
  97. .start = 0xffec8000,
  98. .end = 0xffec80ff,
  99. .flags = IORESOURCE_MEM,
  100. },
  101. [1] = {
  102. .start = evt2irq(0xc60),
  103. .end = evt2irq(0xc60),
  104. .flags = IORESOURCE_IRQ,
  105. },
  106. };
  107. static u64 usb_ohci_dma_mask = 0xffffffffUL;
  108. static struct usb_ohci_pdata usb_ohci_pdata;
  109. static struct platform_device usb_ohci_device = {
  110. .name = "ohci-platform",
  111. .id = -1,
  112. .dev = {
  113. .dma_mask = &usb_ohci_dma_mask,
  114. .coherent_dma_mask = 0xffffffff,
  115. .platform_data = &usb_ohci_pdata,
  116. },
  117. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  118. .resource = usb_ohci_resources,
  119. };
  120. static struct resource usbf_resources[] = {
  121. [0] = {
  122. .start = 0xffec0000,
  123. .end = 0xffec00ff,
  124. .flags = IORESOURCE_MEM,
  125. },
  126. [1] = {
  127. .start = evt2irq(0xc80),
  128. .end = evt2irq(0xc80),
  129. .flags = IORESOURCE_IRQ,
  130. },
  131. };
  132. static struct platform_device usbf_device = {
  133. .name = "sh_udc",
  134. .id = -1,
  135. .dev = {
  136. .dma_mask = NULL,
  137. .coherent_dma_mask = 0xffffffff,
  138. },
  139. .num_resources = ARRAY_SIZE(usbf_resources),
  140. .resource = usbf_resources,
  141. };
  142. static struct sh_timer_config tmu0_platform_data = {
  143. .channels_mask = 7,
  144. };
  145. static struct resource tmu0_resources[] = {
  146. DEFINE_RES_MEM(0xffd80000, 0x30),
  147. DEFINE_RES_IRQ(evt2irq(0x580)),
  148. DEFINE_RES_IRQ(evt2irq(0x5a0)),
  149. DEFINE_RES_IRQ(evt2irq(0x5c0)),
  150. };
  151. static struct platform_device tmu0_device = {
  152. .name = "sh-tmu",
  153. .id = 0,
  154. .dev = {
  155. .platform_data = &tmu0_platform_data,
  156. },
  157. .resource = tmu0_resources,
  158. .num_resources = ARRAY_SIZE(tmu0_resources),
  159. };
  160. static struct sh_timer_config tmu1_platform_data = {
  161. .channels_mask = 7,
  162. };
  163. static struct resource tmu1_resources[] = {
  164. DEFINE_RES_MEM(0xffd88000, 0x2c),
  165. DEFINE_RES_IRQ(evt2irq(0xe00)),
  166. DEFINE_RES_IRQ(evt2irq(0xe20)),
  167. DEFINE_RES_IRQ(evt2irq(0xe40)),
  168. };
  169. static struct platform_device tmu1_device = {
  170. .name = "sh-tmu",
  171. .id = 1,
  172. .dev = {
  173. .platform_data = &tmu1_platform_data,
  174. },
  175. .resource = tmu1_resources,
  176. .num_resources = ARRAY_SIZE(tmu1_resources),
  177. };
  178. static struct platform_device *sh7763_devices[] __initdata = {
  179. &scif0_device,
  180. &scif1_device,
  181. &scif2_device,
  182. &tmu0_device,
  183. &tmu1_device,
  184. &rtc_device,
  185. &usb_ohci_device,
  186. &usbf_device,
  187. };
  188. static int __init sh7763_devices_setup(void)
  189. {
  190. return platform_add_devices(sh7763_devices,
  191. ARRAY_SIZE(sh7763_devices));
  192. }
  193. arch_initcall(sh7763_devices_setup);
  194. static struct platform_device *sh7763_early_devices[] __initdata = {
  195. &scif0_device,
  196. &scif1_device,
  197. &scif2_device,
  198. &tmu0_device,
  199. &tmu1_device,
  200. };
  201. void __init plat_early_device_setup(void)
  202. {
  203. early_platform_add_devices(sh7763_early_devices,
  204. ARRAY_SIZE(sh7763_early_devices));
  205. }
  206. enum {
  207. UNUSED = 0,
  208. /* interrupt sources */
  209. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  210. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  211. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  212. IRL_HHLL, IRL_HHLH, IRL_HHHL,
  213. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  214. RTC, WDT, TMU0, TMU1, TMU2, TMU2_TICPI,
  215. HUDI, LCDC, DMAC, SCIF0, IIC0, IIC1, CMT, GETHER, HAC,
  216. PCISERR, PCIINTA, PCIINTB, PCIINTC, PCIINTD, PCIC5,
  217. STIF0, STIF1, SCIF1, SIOF0, SIOF1, SIOF2,
  218. USBH, USBF, TPU, PCC, MMCIF, SIM,
  219. TMU3, TMU4, TMU5, ADC, SSI0, SSI1, SSI2, SSI3,
  220. SCIF2, GPIO,
  221. /* interrupt groups */
  222. TMU012, TMU345,
  223. };
  224. static struct intc_vect vectors[] __initdata = {
  225. INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
  226. INTC_VECT(RTC, 0x4c0),
  227. INTC_VECT(WDT, 0x560), INTC_VECT(TMU0, 0x580),
  228. INTC_VECT(TMU1, 0x5a0), INTC_VECT(TMU2, 0x5c0),
  229. INTC_VECT(TMU2_TICPI, 0x5e0), INTC_VECT(HUDI, 0x600),
  230. INTC_VECT(LCDC, 0x620),
  231. INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660),
  232. INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0),
  233. INTC_VECT(DMAC, 0x6c0),
  234. INTC_VECT(SCIF0, 0x700), INTC_VECT(SCIF0, 0x720),
  235. INTC_VECT(SCIF0, 0x740), INTC_VECT(SCIF0, 0x760),
  236. INTC_VECT(DMAC, 0x780), INTC_VECT(DMAC, 0x7a0),
  237. INTC_VECT(IIC0, 0x8A0), INTC_VECT(IIC1, 0x8C0),
  238. INTC_VECT(CMT, 0x900), INTC_VECT(GETHER, 0x920),
  239. INTC_VECT(GETHER, 0x940), INTC_VECT(GETHER, 0x960),
  240. INTC_VECT(HAC, 0x980),
  241. INTC_VECT(PCISERR, 0xa00), INTC_VECT(PCIINTA, 0xa20),
  242. INTC_VECT(PCIINTB, 0xa40), INTC_VECT(PCIINTC, 0xa60),
  243. INTC_VECT(PCIINTD, 0xa80), INTC_VECT(PCIC5, 0xaa0),
  244. INTC_VECT(PCIC5, 0xac0), INTC_VECT(PCIC5, 0xae0),
  245. INTC_VECT(PCIC5, 0xb00), INTC_VECT(PCIC5, 0xb20),
  246. INTC_VECT(STIF0, 0xb40), INTC_VECT(STIF1, 0xb60),
  247. INTC_VECT(SCIF1, 0xb80), INTC_VECT(SCIF1, 0xba0),
  248. INTC_VECT(SCIF1, 0xbc0), INTC_VECT(SCIF1, 0xbe0),
  249. INTC_VECT(SIOF0, 0xc00), INTC_VECT(SIOF1, 0xc20),
  250. INTC_VECT(USBH, 0xc60), INTC_VECT(USBF, 0xc80),
  251. INTC_VECT(USBF, 0xca0),
  252. INTC_VECT(TPU, 0xcc0), INTC_VECT(PCC, 0xce0),
  253. INTC_VECT(MMCIF, 0xd00), INTC_VECT(MMCIF, 0xd20),
  254. INTC_VECT(MMCIF, 0xd40), INTC_VECT(MMCIF, 0xd60),
  255. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  256. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  257. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  258. INTC_VECT(TMU5, 0xe40), INTC_VECT(ADC, 0xe60),
  259. INTC_VECT(SSI0, 0xe80), INTC_VECT(SSI1, 0xea0),
  260. INTC_VECT(SSI2, 0xec0), INTC_VECT(SSI3, 0xee0),
  261. INTC_VECT(SCIF2, 0xf00), INTC_VECT(SCIF2, 0xf20),
  262. INTC_VECT(SCIF2, 0xf40), INTC_VECT(SCIF2, 0xf60),
  263. INTC_VECT(GPIO, 0xf80), INTC_VECT(GPIO, 0xfa0),
  264. INTC_VECT(GPIO, 0xfc0), INTC_VECT(GPIO, 0xfe0),
  265. };
  266. static struct intc_group groups[] __initdata = {
  267. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  268. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  269. };
  270. static struct intc_mask_reg mask_registers[] __initdata = {
  271. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  272. { 0, 0, 0, 0, 0, 0, GPIO, 0,
  273. SSI0, MMCIF, 0, SIOF0, PCIC5, PCIINTD, PCIINTC, PCIINTB,
  274. PCIINTA, PCISERR, HAC, CMT, 0, 0, 0, DMAC,
  275. HUDI, 0, WDT, SCIF1, SCIF0, RTC, TMU345, TMU012 } },
  276. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  277. { 0, 0, 0, 0, 0, 0, SCIF2, USBF,
  278. 0, 0, STIF1, STIF0, 0, 0, USBH, GETHER,
  279. PCC, 0, 0, ADC, TPU, SIM, SIOF2, SIOF1,
  280. LCDC, 0, IIC1, IIC0, SSI3, SSI2, SSI1, 0 } },
  281. };
  282. static struct intc_prio_reg prio_registers[] __initdata = {
  283. { 0xffd40000, 0, 32, 8, /* INT2PRI0 */ { TMU0, TMU1,
  284. TMU2, TMU2_TICPI } },
  285. { 0xffd40004, 0, 32, 8, /* INT2PRI1 */ { TMU3, TMU4, TMU5, RTC } },
  286. { 0xffd40008, 0, 32, 8, /* INT2PRI2 */ { SCIF0, SCIF1, WDT } },
  287. { 0xffd4000c, 0, 32, 8, /* INT2PRI3 */ { HUDI, DMAC, ADC } },
  288. { 0xffd40010, 0, 32, 8, /* INT2PRI4 */ { CMT, HAC,
  289. PCISERR, PCIINTA } },
  290. { 0xffd40014, 0, 32, 8, /* INT2PRI5 */ { PCIINTB, PCIINTC,
  291. PCIINTD, PCIC5 } },
  292. { 0xffd40018, 0, 32, 8, /* INT2PRI6 */ { SIOF0, USBF, MMCIF, SSI0 } },
  293. { 0xffd4001c, 0, 32, 8, /* INT2PRI7 */ { SCIF2, GPIO } },
  294. { 0xffd400a0, 0, 32, 8, /* INT2PRI8 */ { SSI3, SSI2, SSI1, 0 } },
  295. { 0xffd400a4, 0, 32, 8, /* INT2PRI9 */ { LCDC, 0, IIC1, IIC0 } },
  296. { 0xffd400a8, 0, 32, 8, /* INT2PRI10 */ { TPU, SIM, SIOF2, SIOF1 } },
  297. { 0xffd400ac, 0, 32, 8, /* INT2PRI11 */ { PCC } },
  298. { 0xffd400b0, 0, 32, 8, /* INT2PRI12 */ { 0, 0, USBH, GETHER } },
  299. { 0xffd400b4, 0, 32, 8, /* INT2PRI13 */ { 0, 0, STIF1, STIF0 } },
  300. };
  301. static DECLARE_INTC_DESC(intc_desc, "sh7763", vectors, groups,
  302. mask_registers, prio_registers, NULL);
  303. /* Support for external interrupt pins in IRQ mode */
  304. static struct intc_vect irq_vectors[] __initdata = {
  305. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  306. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  307. INTC_VECT(IRQ4, 0x340), INTC_VECT(IRQ5, 0x380),
  308. INTC_VECT(IRQ6, 0x3c0), INTC_VECT(IRQ7, 0x200),
  309. };
  310. static struct intc_mask_reg irq_mask_registers[] __initdata = {
  311. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  312. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  313. };
  314. static struct intc_prio_reg irq_prio_registers[] __initdata = {
  315. { 0xffd00010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
  316. IRQ4, IRQ5, IRQ6, IRQ7 } },
  317. };
  318. static struct intc_sense_reg irq_sense_registers[] __initdata = {
  319. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  320. IRQ4, IRQ5, IRQ6, IRQ7 } },
  321. };
  322. static struct intc_mask_reg irq_ack_registers[] __initdata = {
  323. { 0xffd00024, 0, 32, /* INTREQ */
  324. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  325. };
  326. static DECLARE_INTC_DESC_ACK(intc_irq_desc, "sh7763-irq", irq_vectors,
  327. NULL, irq_mask_registers, irq_prio_registers,
  328. irq_sense_registers, irq_ack_registers);
  329. /* External interrupt pins in IRL mode */
  330. static struct intc_vect irl_vectors[] __initdata = {
  331. INTC_VECT(IRL_LLLL, 0x200), INTC_VECT(IRL_LLLH, 0x220),
  332. INTC_VECT(IRL_LLHL, 0x240), INTC_VECT(IRL_LLHH, 0x260),
  333. INTC_VECT(IRL_LHLL, 0x280), INTC_VECT(IRL_LHLH, 0x2a0),
  334. INTC_VECT(IRL_LHHL, 0x2c0), INTC_VECT(IRL_LHHH, 0x2e0),
  335. INTC_VECT(IRL_HLLL, 0x300), INTC_VECT(IRL_HLLH, 0x320),
  336. INTC_VECT(IRL_HLHL, 0x340), INTC_VECT(IRL_HLHH, 0x360),
  337. INTC_VECT(IRL_HHLL, 0x380), INTC_VECT(IRL_HHLH, 0x3a0),
  338. INTC_VECT(IRL_HHHL, 0x3c0),
  339. };
  340. static struct intc_mask_reg irl3210_mask_registers[] __initdata = {
  341. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  342. { IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  343. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  344. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  345. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  346. };
  347. static struct intc_mask_reg irl7654_mask_registers[] __initdata = {
  348. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  349. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  350. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  351. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  352. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  353. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  354. };
  355. static DECLARE_INTC_DESC(intc_irl7654_desc, "sh7763-irl7654", irl_vectors,
  356. NULL, irl7654_mask_registers, NULL, NULL);
  357. static DECLARE_INTC_DESC(intc_irl3210_desc, "sh7763-irl3210", irl_vectors,
  358. NULL, irl3210_mask_registers, NULL, NULL);
  359. #define INTC_ICR0 0xffd00000
  360. #define INTC_INTMSK0 0xffd00044
  361. #define INTC_INTMSK1 0xffd00048
  362. #define INTC_INTMSK2 0xffd40080
  363. #define INTC_INTMSKCLR1 0xffd00068
  364. #define INTC_INTMSKCLR2 0xffd40084
  365. void __init plat_irq_setup(void)
  366. {
  367. /* disable IRQ7-0 */
  368. __raw_writel(0xff000000, INTC_INTMSK0);
  369. /* disable IRL3-0 + IRL7-4 */
  370. __raw_writel(0xc0000000, INTC_INTMSK1);
  371. __raw_writel(0xfffefffe, INTC_INTMSK2);
  372. register_intc_controller(&intc_desc);
  373. }
  374. void __init plat_irq_setup_pins(int mode)
  375. {
  376. switch (mode) {
  377. case IRQ_MODE_IRQ:
  378. /* select IRQ mode for IRL3-0 + IRL7-4 */
  379. __raw_writel(__raw_readl(INTC_ICR0) | 0x00c00000, INTC_ICR0);
  380. register_intc_controller(&intc_irq_desc);
  381. break;
  382. case IRQ_MODE_IRL7654:
  383. /* enable IRL7-4 but don't provide any masking */
  384. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  385. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  386. break;
  387. case IRQ_MODE_IRL3210:
  388. /* enable IRL0-3 but don't provide any masking */
  389. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  390. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  391. break;
  392. case IRQ_MODE_IRL7654_MASK:
  393. /* enable IRL7-4 and mask using cpu intc controller */
  394. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  395. register_intc_controller(&intc_irl7654_desc);
  396. break;
  397. case IRQ_MODE_IRL3210_MASK:
  398. /* enable IRL0-3 and mask using cpu intc controller */
  399. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  400. register_intc_controller(&intc_irl3210_desc);
  401. break;
  402. default:
  403. BUG();
  404. }
  405. }