probe.c 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475
  1. /*
  2. * arch/sh/kernel/cpu/sh5/probe.c
  3. *
  4. * CPU Subtype Probing for SH-5.
  5. *
  6. * Copyright (C) 2000, 2001 Paolo Alberelli
  7. * Copyright (C) 2003 - 2007 Paul Mundt
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/string.h>
  16. #include <asm/processor.h>
  17. #include <asm/cache.h>
  18. #include <asm/tlb.h>
  19. void cpu_probe(void)
  20. {
  21. unsigned long long cir;
  22. /*
  23. * Do peeks in real mode to avoid having to set up a mapping for
  24. * the WPC registers. On SH5-101 cut2, such a mapping would be
  25. * exposed to an address translation erratum which would make it
  26. * hard to set up correctly.
  27. */
  28. cir = peek_real_address_q(0x0d000008);
  29. if ((cir & 0xffff) == 0x5103)
  30. boot_cpu_data.type = CPU_SH5_103;
  31. else if (((cir >> 32) & 0xffff) == 0x51e2)
  32. /* CPU.VCR aliased at CIR address on SH5-101 */
  33. boot_cpu_data.type = CPU_SH5_101;
  34. boot_cpu_data.family = CPU_FAMILY_SH5;
  35. /*
  36. * First, setup some sane values for the I-cache.
  37. */
  38. boot_cpu_data.icache.ways = 4;
  39. boot_cpu_data.icache.sets = 256;
  40. boot_cpu_data.icache.linesz = L1_CACHE_BYTES;
  41. boot_cpu_data.icache.way_incr = (1 << 13);
  42. boot_cpu_data.icache.entry_shift = 5;
  43. boot_cpu_data.icache.way_size = boot_cpu_data.icache.sets *
  44. boot_cpu_data.icache.linesz;
  45. boot_cpu_data.icache.entry_mask = 0x1fe0;
  46. boot_cpu_data.icache.flags = 0;
  47. /*
  48. * Next, setup some sane values for the D-cache.
  49. *
  50. * On the SH5, these are pretty consistent with the I-cache settings,
  51. * so we just copy over the existing definitions.. these can be fixed
  52. * up later, especially if we add runtime CPU probing.
  53. *
  54. * Though in the meantime it saves us from having to duplicate all of
  55. * the above definitions..
  56. */
  57. boot_cpu_data.dcache = boot_cpu_data.icache;
  58. /*
  59. * Setup any cache-related flags here
  60. */
  61. #if defined(CONFIG_CACHE_WRITETHROUGH)
  62. set_bit(SH_CACHE_MODE_WT, &(boot_cpu_data.dcache.flags));
  63. #elif defined(CONFIG_CACHE_WRITEBACK)
  64. set_bit(SH_CACHE_MODE_WB, &(boot_cpu_data.dcache.flags));
  65. #endif
  66. /* Setup some I/D TLB defaults */
  67. sh64_tlb_init();
  68. }