tlb-sh4.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109
  1. /*
  2. * arch/sh/mm/tlb-sh4.c
  3. *
  4. * SH-4 specific TLB operations
  5. *
  6. * Copyright (C) 1999 Niibe Yutaka
  7. * Copyright (C) 2002 - 2007 Paul Mundt
  8. *
  9. * Released under the terms of the GNU GPL v2.0.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/mm.h>
  13. #include <linux/io.h>
  14. #include <asm/mmu_context.h>
  15. #include <asm/cacheflush.h>
  16. void __update_tlb(struct vm_area_struct *vma, unsigned long address, pte_t pte)
  17. {
  18. unsigned long flags, pteval, vpn;
  19. /*
  20. * Handle debugger faulting in for debugee.
  21. */
  22. if (vma && current->active_mm != vma->vm_mm)
  23. return;
  24. local_irq_save(flags);
  25. /* Set PTEH register */
  26. vpn = (address & MMU_VPN_MASK) | get_asid();
  27. __raw_writel(vpn, MMU_PTEH);
  28. pteval = pte.pte_low;
  29. /* Set PTEA register */
  30. #ifdef CONFIG_X2TLB
  31. /*
  32. * For the extended mode TLB this is trivial, only the ESZ and
  33. * EPR bits need to be written out to PTEA, with the remainder of
  34. * the protection bits (with the exception of the compat-mode SZ
  35. * and PR bits, which are cleared) being written out in PTEL.
  36. */
  37. __raw_writel(pte.pte_high, MMU_PTEA);
  38. #else
  39. if (cpu_data->flags & CPU_HAS_PTEA) {
  40. /* The last 3 bits and the first one of pteval contains
  41. * the PTEA timing control and space attribute bits
  42. */
  43. __raw_writel(copy_ptea_attributes(pteval), MMU_PTEA);
  44. }
  45. #endif
  46. /* Set PTEL register */
  47. pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
  48. #ifdef CONFIG_CACHE_WRITETHROUGH
  49. pteval |= _PAGE_WT;
  50. #endif
  51. /* conveniently, we want all the software flags to be 0 anyway */
  52. __raw_writel(pteval, MMU_PTEL);
  53. /* Load the TLB */
  54. asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
  55. local_irq_restore(flags);
  56. }
  57. void local_flush_tlb_one(unsigned long asid, unsigned long page)
  58. {
  59. unsigned long addr, data;
  60. /*
  61. * NOTE: PTEH.ASID should be set to this MM
  62. * _AND_ we need to write ASID to the array.
  63. *
  64. * It would be simple if we didn't need to set PTEH.ASID...
  65. */
  66. addr = MMU_UTLB_ADDRESS_ARRAY | MMU_PAGE_ASSOC_BIT;
  67. data = page | asid; /* VALID bit is off */
  68. jump_to_uncached();
  69. __raw_writel(data, addr);
  70. back_to_cached();
  71. }
  72. void local_flush_tlb_all(void)
  73. {
  74. unsigned long flags, status;
  75. int i;
  76. /*
  77. * Flush all the TLB.
  78. */
  79. local_irq_save(flags);
  80. jump_to_uncached();
  81. status = __raw_readl(MMUCR);
  82. status = ((status & MMUCR_URB) >> MMUCR_URB_SHIFT);
  83. if (status == 0)
  84. status = MMUCR_URB_NENTRIES;
  85. for (i = 0; i < status; i++)
  86. __raw_writel(0x0, MMU_UTLB_ADDRESS_ARRAY | (i << 8));
  87. for (i = 0; i < 4; i++)
  88. __raw_writel(0x0, MMU_ITLB_ADDRESS_ARRAY | (i << 8));
  89. back_to_cached();
  90. ctrl_barrier();
  91. local_irq_restore(flags);
  92. }