cacheflush.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /*
  2. * Copyright 2010 Tilera Corporation. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation, version 2.
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  11. * NON INFRINGEMENT. See the GNU General Public License for
  12. * more details.
  13. */
  14. #ifndef _ASM_TILE_CACHEFLUSH_H
  15. #define _ASM_TILE_CACHEFLUSH_H
  16. #include <arch/chip.h>
  17. /* Keep includes the same across arches. */
  18. #include <linux/mm.h>
  19. #include <linux/cache.h>
  20. #include <arch/icache.h>
  21. /* Caches are physically-indexed and so don't need special treatment */
  22. #define flush_cache_all() do { } while (0)
  23. #define flush_cache_mm(mm) do { } while (0)
  24. #define flush_cache_dup_mm(mm) do { } while (0)
  25. #define flush_cache_range(vma, start, end) do { } while (0)
  26. #define flush_cache_page(vma, vmaddr, pfn) do { } while (0)
  27. #define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 0
  28. #define flush_dcache_page(page) do { } while (0)
  29. #define flush_dcache_mmap_lock(mapping) do { } while (0)
  30. #define flush_dcache_mmap_unlock(mapping) do { } while (0)
  31. #define flush_cache_vmap(start, end) do { } while (0)
  32. #define flush_cache_vunmap(start, end) do { } while (0)
  33. #define flush_icache_page(vma, pg) do { } while (0)
  34. #define flush_icache_user_range(vma, pg, adr, len) do { } while (0)
  35. /* Flush the icache just on this cpu */
  36. extern void __flush_icache_range(unsigned long start, unsigned long end);
  37. /* Flush the entire icache on this cpu. */
  38. #define __flush_icache() __flush_icache_range(0, CHIP_L1I_CACHE_SIZE())
  39. #ifdef CONFIG_SMP
  40. /*
  41. * When the kernel writes to its own text we need to do an SMP
  42. * broadcast to make the L1I coherent everywhere. This includes
  43. * module load and single step.
  44. */
  45. extern void flush_icache_range(unsigned long start, unsigned long end);
  46. #else
  47. #define flush_icache_range __flush_icache_range
  48. #endif
  49. /*
  50. * An update to an executable user page requires icache flushing.
  51. * We could carefully update only tiles that are running this process,
  52. * and rely on the fact that we flush the icache on every context
  53. * switch to avoid doing extra work here. But for now, I'll be
  54. * conservative and just do a global icache flush.
  55. */
  56. static inline void copy_to_user_page(struct vm_area_struct *vma,
  57. struct page *page, unsigned long vaddr,
  58. void *dst, void *src, int len)
  59. {
  60. memcpy(dst, src, len);
  61. if (vma->vm_flags & VM_EXEC) {
  62. flush_icache_range((unsigned long) dst,
  63. (unsigned long) dst + len);
  64. }
  65. }
  66. #define copy_from_user_page(vma, page, vaddr, dst, src, len) \
  67. memcpy((dst), (src), (len))
  68. /* Flush a VA range; pads to L2 cacheline boundaries. */
  69. static inline void __flush_buffer(void *buffer, size_t size)
  70. {
  71. char *next = (char *)((long)buffer & -L2_CACHE_BYTES);
  72. char *finish = (char *)L2_CACHE_ALIGN((long)buffer + size);
  73. while (next < finish) {
  74. __insn_flush(next);
  75. next += CHIP_FLUSH_STRIDE();
  76. }
  77. }
  78. /* Flush & invalidate a VA range; pads to L2 cacheline boundaries. */
  79. static inline void __finv_buffer(void *buffer, size_t size)
  80. {
  81. char *next = (char *)((long)buffer & -L2_CACHE_BYTES);
  82. char *finish = (char *)L2_CACHE_ALIGN((long)buffer + size);
  83. while (next < finish) {
  84. __insn_finv(next);
  85. next += CHIP_FINV_STRIDE();
  86. }
  87. }
  88. /*
  89. * Flush a locally-homecached VA range and wait for the evicted
  90. * cachelines to hit memory.
  91. */
  92. static inline void flush_buffer_local(void *buffer, size_t size)
  93. {
  94. __flush_buffer(buffer, size);
  95. mb_incoherent();
  96. }
  97. /*
  98. * Flush and invalidate a locally-homecached VA range and wait for the
  99. * evicted cachelines to hit memory.
  100. */
  101. static inline void finv_buffer_local(void *buffer, size_t size)
  102. {
  103. __finv_buffer(buffer, size);
  104. mb_incoherent();
  105. }
  106. #ifdef __tilepro__
  107. /* Invalidate a VA range; pads to L2 cacheline boundaries. */
  108. static inline void __inv_buffer(void *buffer, size_t size)
  109. {
  110. char *next = (char *)((long)buffer & -L2_CACHE_BYTES);
  111. char *finish = (char *)L2_CACHE_ALIGN((long)buffer + size);
  112. while (next < finish) {
  113. __insn_inv(next);
  114. next += CHIP_INV_STRIDE();
  115. }
  116. }
  117. /* Invalidate a VA range and wait for it to be complete. */
  118. static inline void inv_buffer(void *buffer, size_t size)
  119. {
  120. __inv_buffer(buffer, size);
  121. mb();
  122. }
  123. #endif
  124. /*
  125. * Flush and invalidate a VA range that is homed remotely, waiting
  126. * until the memory controller holds the flushed values. If "hfh" is
  127. * true, we will do a more expensive flush involving additional loads
  128. * to make sure we have touched all the possible home cpus of a buffer
  129. * that is homed with "hash for home".
  130. */
  131. void finv_buffer_remote(void *buffer, size_t size, int hfh);
  132. /*
  133. * On SMP systems, when the scheduler does migration-cost autodetection,
  134. * it needs a way to flush as much of the CPU's caches as possible:
  135. *
  136. * TODO: fill this in!
  137. */
  138. static inline void sched_cacheflush(void)
  139. {
  140. }
  141. #endif /* _ASM_TILE_CACHEFLUSH_H */