paging_tmpl.h 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. /*
  21. * We need the mmu code to access both 32-bit and 64-bit guest ptes,
  22. * so the code in this file is compiled twice, once per pte size.
  23. */
  24. /*
  25. * This is used to catch non optimized PT_GUEST_(DIRTY|ACCESS)_SHIFT macro
  26. * uses for EPT without A/D paging type.
  27. */
  28. extern u64 __pure __using_nonexistent_pte_bit(void)
  29. __compiletime_error("wrong use of PT_GUEST_(DIRTY|ACCESS)_SHIFT");
  30. #if PTTYPE == 64
  31. #define pt_element_t u64
  32. #define guest_walker guest_walker64
  33. #define FNAME(name) paging##64_##name
  34. #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
  35. #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
  36. #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
  37. #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
  38. #define PT_LEVEL_BITS PT64_LEVEL_BITS
  39. #define PT_GUEST_ACCESSED_MASK PT_ACCESSED_MASK
  40. #define PT_GUEST_DIRTY_MASK PT_DIRTY_MASK
  41. #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
  42. #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
  43. #ifdef CONFIG_X86_64
  44. #define PT_MAX_FULL_LEVELS 4
  45. #define CMPXCHG cmpxchg
  46. #else
  47. #define CMPXCHG cmpxchg64
  48. #define PT_MAX_FULL_LEVELS 2
  49. #endif
  50. #elif PTTYPE == 32
  51. #define pt_element_t u32
  52. #define guest_walker guest_walker32
  53. #define FNAME(name) paging##32_##name
  54. #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
  55. #define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
  56. #define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
  57. #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
  58. #define PT_LEVEL_BITS PT32_LEVEL_BITS
  59. #define PT_MAX_FULL_LEVELS 2
  60. #define PT_GUEST_ACCESSED_MASK PT_ACCESSED_MASK
  61. #define PT_GUEST_DIRTY_MASK PT_DIRTY_MASK
  62. #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
  63. #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
  64. #define CMPXCHG cmpxchg
  65. #elif PTTYPE == PTTYPE_EPT
  66. #define pt_element_t u64
  67. #define guest_walker guest_walkerEPT
  68. #define FNAME(name) ept_##name
  69. #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
  70. #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
  71. #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
  72. #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
  73. #define PT_LEVEL_BITS PT64_LEVEL_BITS
  74. #define PT_GUEST_ACCESSED_MASK 0
  75. #define PT_GUEST_DIRTY_MASK 0
  76. #define PT_GUEST_DIRTY_SHIFT __using_nonexistent_pte_bit()
  77. #define PT_GUEST_ACCESSED_SHIFT __using_nonexistent_pte_bit()
  78. #define CMPXCHG cmpxchg64
  79. #define PT_MAX_FULL_LEVELS 4
  80. #else
  81. #error Invalid PTTYPE value
  82. #endif
  83. #define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
  84. #define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
  85. /*
  86. * The guest_walker structure emulates the behavior of the hardware page
  87. * table walker.
  88. */
  89. struct guest_walker {
  90. int level;
  91. unsigned max_level;
  92. gfn_t table_gfn[PT_MAX_FULL_LEVELS];
  93. pt_element_t ptes[PT_MAX_FULL_LEVELS];
  94. pt_element_t prefetch_ptes[PTE_PREFETCH_NUM];
  95. gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
  96. pt_element_t __user *ptep_user[PT_MAX_FULL_LEVELS];
  97. bool pte_writable[PT_MAX_FULL_LEVELS];
  98. unsigned pt_access;
  99. unsigned pte_access;
  100. gfn_t gfn;
  101. struct x86_exception fault;
  102. };
  103. static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
  104. {
  105. return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
  106. }
  107. static inline void FNAME(protect_clean_gpte)(unsigned *access, unsigned gpte)
  108. {
  109. unsigned mask;
  110. /* dirty bit is not supported, so no need to track it */
  111. if (!PT_GUEST_DIRTY_MASK)
  112. return;
  113. BUILD_BUG_ON(PT_WRITABLE_MASK != ACC_WRITE_MASK);
  114. mask = (unsigned)~ACC_WRITE_MASK;
  115. /* Allow write access to dirty gptes */
  116. mask |= (gpte >> (PT_GUEST_DIRTY_SHIFT - PT_WRITABLE_SHIFT)) &
  117. PT_WRITABLE_MASK;
  118. *access &= mask;
  119. }
  120. static inline int FNAME(is_present_gpte)(unsigned long pte)
  121. {
  122. #if PTTYPE != PTTYPE_EPT
  123. return is_present_gpte(pte);
  124. #else
  125. return pte & 7;
  126. #endif
  127. }
  128. static int FNAME(cmpxchg_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  129. pt_element_t __user *ptep_user, unsigned index,
  130. pt_element_t orig_pte, pt_element_t new_pte)
  131. {
  132. int npages;
  133. pt_element_t ret;
  134. pt_element_t *table;
  135. struct page *page;
  136. npages = get_user_pages_fast((unsigned long)ptep_user, 1, 1, &page);
  137. /* Check if the user is doing something meaningless. */
  138. if (unlikely(npages != 1))
  139. return -EFAULT;
  140. table = kmap_atomic(page);
  141. ret = CMPXCHG(&table[index], orig_pte, new_pte);
  142. kunmap_atomic(table);
  143. kvm_release_page_dirty(page);
  144. return (ret != orig_pte);
  145. }
  146. static bool FNAME(prefetch_invalid_gpte)(struct kvm_vcpu *vcpu,
  147. struct kvm_mmu_page *sp, u64 *spte,
  148. u64 gpte)
  149. {
  150. if (is_rsvd_bits_set(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL))
  151. goto no_present;
  152. if (!FNAME(is_present_gpte)(gpte))
  153. goto no_present;
  154. /* if accessed bit is not supported prefetch non accessed gpte */
  155. if (PT_GUEST_ACCESSED_MASK && !(gpte & PT_GUEST_ACCESSED_MASK))
  156. goto no_present;
  157. return false;
  158. no_present:
  159. drop_spte(vcpu->kvm, spte);
  160. return true;
  161. }
  162. static inline unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, u64 gpte)
  163. {
  164. unsigned access;
  165. #if PTTYPE == PTTYPE_EPT
  166. access = ((gpte & VMX_EPT_WRITABLE_MASK) ? ACC_WRITE_MASK : 0) |
  167. ((gpte & VMX_EPT_EXECUTABLE_MASK) ? ACC_EXEC_MASK : 0) |
  168. ACC_USER_MASK;
  169. #else
  170. access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
  171. access &= ~(gpte >> PT64_NX_SHIFT);
  172. #endif
  173. return access;
  174. }
  175. static int FNAME(update_accessed_dirty_bits)(struct kvm_vcpu *vcpu,
  176. struct kvm_mmu *mmu,
  177. struct guest_walker *walker,
  178. int write_fault)
  179. {
  180. unsigned level, index;
  181. pt_element_t pte, orig_pte;
  182. pt_element_t __user *ptep_user;
  183. gfn_t table_gfn;
  184. int ret;
  185. /* dirty/accessed bits are not supported, so no need to update them */
  186. if (!PT_GUEST_DIRTY_MASK)
  187. return 0;
  188. for (level = walker->max_level; level >= walker->level; --level) {
  189. pte = orig_pte = walker->ptes[level - 1];
  190. table_gfn = walker->table_gfn[level - 1];
  191. ptep_user = walker->ptep_user[level - 1];
  192. index = offset_in_page(ptep_user) / sizeof(pt_element_t);
  193. if (!(pte & PT_GUEST_ACCESSED_MASK)) {
  194. trace_kvm_mmu_set_accessed_bit(table_gfn, index, sizeof(pte));
  195. pte |= PT_GUEST_ACCESSED_MASK;
  196. }
  197. if (level == walker->level && write_fault &&
  198. !(pte & PT_GUEST_DIRTY_MASK)) {
  199. trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
  200. pte |= PT_GUEST_DIRTY_MASK;
  201. }
  202. if (pte == orig_pte)
  203. continue;
  204. /*
  205. * If the slot is read-only, simply do not process the accessed
  206. * and dirty bits. This is the correct thing to do if the slot
  207. * is ROM, and page tables in read-as-ROM/write-as-MMIO slots
  208. * are only supported if the accessed and dirty bits are already
  209. * set in the ROM (so that MMIO writes are never needed).
  210. *
  211. * Note that NPT does not allow this at all and faults, since
  212. * it always wants nested page table entries for the guest
  213. * page tables to be writable. And EPT works but will simply
  214. * overwrite the read-only memory to set the accessed and dirty
  215. * bits.
  216. */
  217. if (unlikely(!walker->pte_writable[level - 1]))
  218. continue;
  219. ret = FNAME(cmpxchg_gpte)(vcpu, mmu, ptep_user, index, orig_pte, pte);
  220. if (ret)
  221. return ret;
  222. kvm_vcpu_mark_page_dirty(vcpu, table_gfn);
  223. walker->ptes[level - 1] = pte;
  224. }
  225. return 0;
  226. }
  227. /*
  228. * Fetch a guest pte for a guest virtual address
  229. */
  230. static int FNAME(walk_addr_generic)(struct guest_walker *walker,
  231. struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  232. gva_t addr, u32 access)
  233. {
  234. int ret;
  235. pt_element_t pte;
  236. pt_element_t __user *uninitialized_var(ptep_user);
  237. gfn_t table_gfn;
  238. unsigned index, pt_access, pte_access, accessed_dirty;
  239. gpa_t pte_gpa;
  240. int offset;
  241. const int write_fault = access & PFERR_WRITE_MASK;
  242. const int user_fault = access & PFERR_USER_MASK;
  243. const int fetch_fault = access & PFERR_FETCH_MASK;
  244. u16 errcode = 0;
  245. gpa_t real_gpa;
  246. gfn_t gfn;
  247. trace_kvm_mmu_pagetable_walk(addr, access);
  248. retry_walk:
  249. walker->level = mmu->root_level;
  250. pte = mmu->get_cr3(vcpu);
  251. #if PTTYPE == 64
  252. if (walker->level == PT32E_ROOT_LEVEL) {
  253. pte = mmu->get_pdptr(vcpu, (addr >> 30) & 3);
  254. trace_kvm_mmu_paging_element(pte, walker->level);
  255. if (!FNAME(is_present_gpte)(pte))
  256. goto error;
  257. --walker->level;
  258. }
  259. #endif
  260. walker->max_level = walker->level;
  261. ASSERT(!(is_long_mode(vcpu) && !is_pae(vcpu)));
  262. accessed_dirty = PT_GUEST_ACCESSED_MASK;
  263. pt_access = pte_access = ACC_ALL;
  264. ++walker->level;
  265. do {
  266. gfn_t real_gfn;
  267. unsigned long host_addr;
  268. pt_access &= pte_access;
  269. --walker->level;
  270. index = PT_INDEX(addr, walker->level);
  271. table_gfn = gpte_to_gfn(pte);
  272. offset = index * sizeof(pt_element_t);
  273. pte_gpa = gfn_to_gpa(table_gfn) + offset;
  274. walker->table_gfn[walker->level - 1] = table_gfn;
  275. walker->pte_gpa[walker->level - 1] = pte_gpa;
  276. real_gfn = mmu->translate_gpa(vcpu, gfn_to_gpa(table_gfn),
  277. PFERR_USER_MASK|PFERR_WRITE_MASK,
  278. &walker->fault);
  279. /*
  280. * FIXME: This can happen if emulation (for of an INS/OUTS
  281. * instruction) triggers a nested page fault. The exit
  282. * qualification / exit info field will incorrectly have
  283. * "guest page access" as the nested page fault's cause,
  284. * instead of "guest page structure access". To fix this,
  285. * the x86_exception struct should be augmented with enough
  286. * information to fix the exit_qualification or exit_info_1
  287. * fields.
  288. */
  289. if (unlikely(real_gfn == UNMAPPED_GVA))
  290. return 0;
  291. real_gfn = gpa_to_gfn(real_gfn);
  292. host_addr = kvm_vcpu_gfn_to_hva_prot(vcpu, real_gfn,
  293. &walker->pte_writable[walker->level - 1]);
  294. if (unlikely(kvm_is_error_hva(host_addr)))
  295. goto error;
  296. ptep_user = (pt_element_t __user *)((void *)host_addr + offset);
  297. if (unlikely(__copy_from_user(&pte, ptep_user, sizeof(pte))))
  298. goto error;
  299. walker->ptep_user[walker->level - 1] = ptep_user;
  300. trace_kvm_mmu_paging_element(pte, walker->level);
  301. if (unlikely(!FNAME(is_present_gpte)(pte)))
  302. goto error;
  303. if (unlikely(is_rsvd_bits_set(mmu, pte, walker->level))) {
  304. errcode |= PFERR_RSVD_MASK | PFERR_PRESENT_MASK;
  305. goto error;
  306. }
  307. accessed_dirty &= pte;
  308. pte_access = pt_access & FNAME(gpte_access)(vcpu, pte);
  309. walker->ptes[walker->level - 1] = pte;
  310. } while (!is_last_gpte(mmu, walker->level, pte));
  311. if (unlikely(permission_fault(vcpu, mmu, pte_access, access))) {
  312. errcode |= PFERR_PRESENT_MASK;
  313. goto error;
  314. }
  315. gfn = gpte_to_gfn_lvl(pte, walker->level);
  316. gfn += (addr & PT_LVL_OFFSET_MASK(walker->level)) >> PAGE_SHIFT;
  317. if (PTTYPE == 32 && walker->level == PT_DIRECTORY_LEVEL && is_cpuid_PSE36())
  318. gfn += pse36_gfn_delta(pte);
  319. real_gpa = mmu->translate_gpa(vcpu, gfn_to_gpa(gfn), access, &walker->fault);
  320. if (real_gpa == UNMAPPED_GVA)
  321. return 0;
  322. walker->gfn = real_gpa >> PAGE_SHIFT;
  323. if (!write_fault)
  324. FNAME(protect_clean_gpte)(&pte_access, pte);
  325. else
  326. /*
  327. * On a write fault, fold the dirty bit into accessed_dirty.
  328. * For modes without A/D bits support accessed_dirty will be
  329. * always clear.
  330. */
  331. accessed_dirty &= pte >>
  332. (PT_GUEST_DIRTY_SHIFT - PT_GUEST_ACCESSED_SHIFT);
  333. if (unlikely(!accessed_dirty)) {
  334. ret = FNAME(update_accessed_dirty_bits)(vcpu, mmu, walker, write_fault);
  335. if (unlikely(ret < 0))
  336. goto error;
  337. else if (ret)
  338. goto retry_walk;
  339. }
  340. walker->pt_access = pt_access;
  341. walker->pte_access = pte_access;
  342. pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
  343. __func__, (u64)pte, pte_access, pt_access);
  344. return 1;
  345. error:
  346. errcode |= write_fault | user_fault;
  347. if (fetch_fault && (mmu->nx ||
  348. kvm_read_cr4_bits(vcpu, X86_CR4_SMEP)))
  349. errcode |= PFERR_FETCH_MASK;
  350. walker->fault.vector = PF_VECTOR;
  351. walker->fault.error_code_valid = true;
  352. walker->fault.error_code = errcode;
  353. #if PTTYPE == PTTYPE_EPT
  354. /*
  355. * Use PFERR_RSVD_MASK in error_code to to tell if EPT
  356. * misconfiguration requires to be injected. The detection is
  357. * done by is_rsvd_bits_set() above.
  358. *
  359. * We set up the value of exit_qualification to inject:
  360. * [2:0] - Derive from [2:0] of real exit_qualification at EPT violation
  361. * [5:3] - Calculated by the page walk of the guest EPT page tables
  362. * [7:8] - Derived from [7:8] of real exit_qualification
  363. *
  364. * The other bits are set to 0.
  365. */
  366. if (!(errcode & PFERR_RSVD_MASK)) {
  367. vcpu->arch.exit_qualification &= 0x187;
  368. vcpu->arch.exit_qualification |= ((pt_access & pte) & 0x7) << 3;
  369. }
  370. #endif
  371. walker->fault.address = addr;
  372. walker->fault.nested_page_fault = mmu != vcpu->arch.walk_mmu;
  373. trace_kvm_mmu_walker_error(walker->fault.error_code);
  374. return 0;
  375. }
  376. static int FNAME(walk_addr)(struct guest_walker *walker,
  377. struct kvm_vcpu *vcpu, gva_t addr, u32 access)
  378. {
  379. return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.mmu, addr,
  380. access);
  381. }
  382. #if PTTYPE != PTTYPE_EPT
  383. static int FNAME(walk_addr_nested)(struct guest_walker *walker,
  384. struct kvm_vcpu *vcpu, gva_t addr,
  385. u32 access)
  386. {
  387. return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.nested_mmu,
  388. addr, access);
  389. }
  390. #endif
  391. static bool
  392. FNAME(prefetch_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  393. u64 *spte, pt_element_t gpte, bool no_dirty_log)
  394. {
  395. unsigned pte_access;
  396. gfn_t gfn;
  397. pfn_t pfn;
  398. if (FNAME(prefetch_invalid_gpte)(vcpu, sp, spte, gpte))
  399. return false;
  400. pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
  401. gfn = gpte_to_gfn(gpte);
  402. pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
  403. FNAME(protect_clean_gpte)(&pte_access, gpte);
  404. pfn = pte_prefetch_gfn_to_pfn(vcpu, gfn,
  405. no_dirty_log && (pte_access & ACC_WRITE_MASK));
  406. if (is_error_pfn(pfn))
  407. return false;
  408. /*
  409. * we call mmu_set_spte() with host_writable = true because
  410. * pte_prefetch_gfn_to_pfn always gets a writable pfn.
  411. */
  412. mmu_set_spte(vcpu, spte, pte_access, 0, NULL, PT_PAGE_TABLE_LEVEL,
  413. gfn, pfn, true, true);
  414. return true;
  415. }
  416. static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  417. u64 *spte, const void *pte)
  418. {
  419. pt_element_t gpte = *(const pt_element_t *)pte;
  420. FNAME(prefetch_gpte)(vcpu, sp, spte, gpte, false);
  421. }
  422. static bool FNAME(gpte_changed)(struct kvm_vcpu *vcpu,
  423. struct guest_walker *gw, int level)
  424. {
  425. pt_element_t curr_pte;
  426. gpa_t base_gpa, pte_gpa = gw->pte_gpa[level - 1];
  427. u64 mask;
  428. int r, index;
  429. if (level == PT_PAGE_TABLE_LEVEL) {
  430. mask = PTE_PREFETCH_NUM * sizeof(pt_element_t) - 1;
  431. base_gpa = pte_gpa & ~mask;
  432. index = (pte_gpa - base_gpa) / sizeof(pt_element_t);
  433. r = kvm_vcpu_read_guest_atomic(vcpu, base_gpa,
  434. gw->prefetch_ptes, sizeof(gw->prefetch_ptes));
  435. curr_pte = gw->prefetch_ptes[index];
  436. } else
  437. r = kvm_vcpu_read_guest_atomic(vcpu, pte_gpa,
  438. &curr_pte, sizeof(curr_pte));
  439. return r || curr_pte != gw->ptes[level - 1];
  440. }
  441. static void FNAME(pte_prefetch)(struct kvm_vcpu *vcpu, struct guest_walker *gw,
  442. u64 *sptep)
  443. {
  444. struct kvm_mmu_page *sp;
  445. pt_element_t *gptep = gw->prefetch_ptes;
  446. u64 *spte;
  447. int i;
  448. sp = page_header(__pa(sptep));
  449. if (sp->role.level > PT_PAGE_TABLE_LEVEL)
  450. return;
  451. if (sp->role.direct)
  452. return __direct_pte_prefetch(vcpu, sp, sptep);
  453. i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
  454. spte = sp->spt + i;
  455. for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
  456. if (spte == sptep)
  457. continue;
  458. if (is_shadow_present_pte(*spte))
  459. continue;
  460. if (!FNAME(prefetch_gpte)(vcpu, sp, spte, gptep[i], true))
  461. break;
  462. }
  463. }
  464. /*
  465. * Fetch a shadow pte for a specific level in the paging hierarchy.
  466. * If the guest tries to write a write-protected page, we need to
  467. * emulate this operation, return 1 to indicate this case.
  468. */
  469. static int FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
  470. struct guest_walker *gw,
  471. int write_fault, int hlevel,
  472. pfn_t pfn, bool map_writable, bool prefault)
  473. {
  474. struct kvm_mmu_page *sp = NULL;
  475. struct kvm_shadow_walk_iterator it;
  476. unsigned direct_access, access = gw->pt_access;
  477. int top_level, emulate = 0;
  478. direct_access = gw->pte_access;
  479. top_level = vcpu->arch.mmu.root_level;
  480. if (top_level == PT32E_ROOT_LEVEL)
  481. top_level = PT32_ROOT_LEVEL;
  482. /*
  483. * Verify that the top-level gpte is still there. Since the page
  484. * is a root page, it is either write protected (and cannot be
  485. * changed from now on) or it is invalid (in which case, we don't
  486. * really care if it changes underneath us after this point).
  487. */
  488. if (FNAME(gpte_changed)(vcpu, gw, top_level))
  489. goto out_gpte_changed;
  490. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  491. goto out_gpte_changed;
  492. for (shadow_walk_init(&it, vcpu, addr);
  493. shadow_walk_okay(&it) && it.level > gw->level;
  494. shadow_walk_next(&it)) {
  495. gfn_t table_gfn;
  496. clear_sp_write_flooding_count(it.sptep);
  497. drop_large_spte(vcpu, it.sptep);
  498. sp = NULL;
  499. if (!is_shadow_present_pte(*it.sptep)) {
  500. table_gfn = gw->table_gfn[it.level - 2];
  501. sp = kvm_mmu_get_page(vcpu, table_gfn, addr, it.level-1,
  502. false, access, it.sptep);
  503. }
  504. /*
  505. * Verify that the gpte in the page we've just write
  506. * protected is still there.
  507. */
  508. if (FNAME(gpte_changed)(vcpu, gw, it.level - 1))
  509. goto out_gpte_changed;
  510. if (sp)
  511. link_shadow_page(it.sptep, sp, PT_GUEST_ACCESSED_MASK);
  512. }
  513. for (;
  514. shadow_walk_okay(&it) && it.level > hlevel;
  515. shadow_walk_next(&it)) {
  516. gfn_t direct_gfn;
  517. clear_sp_write_flooding_count(it.sptep);
  518. validate_direct_spte(vcpu, it.sptep, direct_access);
  519. drop_large_spte(vcpu, it.sptep);
  520. if (is_shadow_present_pte(*it.sptep))
  521. continue;
  522. direct_gfn = gw->gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1);
  523. sp = kvm_mmu_get_page(vcpu, direct_gfn, addr, it.level-1,
  524. true, direct_access, it.sptep);
  525. link_shadow_page(it.sptep, sp, PT_GUEST_ACCESSED_MASK);
  526. }
  527. clear_sp_write_flooding_count(it.sptep);
  528. mmu_set_spte(vcpu, it.sptep, gw->pte_access, write_fault, &emulate,
  529. it.level, gw->gfn, pfn, prefault, map_writable);
  530. FNAME(pte_prefetch)(vcpu, gw, it.sptep);
  531. return emulate;
  532. out_gpte_changed:
  533. if (sp)
  534. kvm_mmu_put_page(sp, it.sptep);
  535. kvm_release_pfn_clean(pfn);
  536. return 0;
  537. }
  538. /*
  539. * To see whether the mapped gfn can write its page table in the current
  540. * mapping.
  541. *
  542. * It is the helper function of FNAME(page_fault). When guest uses large page
  543. * size to map the writable gfn which is used as current page table, we should
  544. * force kvm to use small page size to map it because new shadow page will be
  545. * created when kvm establishes shadow page table that stop kvm using large
  546. * page size. Do it early can avoid unnecessary #PF and emulation.
  547. *
  548. * @write_fault_to_shadow_pgtable will return true if the fault gfn is
  549. * currently used as its page table.
  550. *
  551. * Note: the PDPT page table is not checked for PAE-32 bit guest. It is ok
  552. * since the PDPT is always shadowed, that means, we can not use large page
  553. * size to map the gfn which is used as PDPT.
  554. */
  555. static bool
  556. FNAME(is_self_change_mapping)(struct kvm_vcpu *vcpu,
  557. struct guest_walker *walker, int user_fault,
  558. bool *write_fault_to_shadow_pgtable)
  559. {
  560. int level;
  561. gfn_t mask = ~(KVM_PAGES_PER_HPAGE(walker->level) - 1);
  562. bool self_changed = false;
  563. if (!(walker->pte_access & ACC_WRITE_MASK ||
  564. (!is_write_protection(vcpu) && !user_fault)))
  565. return false;
  566. for (level = walker->level; level <= walker->max_level; level++) {
  567. gfn_t gfn = walker->gfn ^ walker->table_gfn[level - 1];
  568. self_changed |= !(gfn & mask);
  569. *write_fault_to_shadow_pgtable |= !gfn;
  570. }
  571. return self_changed;
  572. }
  573. /*
  574. * Page fault handler. There are several causes for a page fault:
  575. * - there is no shadow pte for the guest pte
  576. * - write access through a shadow pte marked read only so that we can set
  577. * the dirty bit
  578. * - write access to a shadow pte marked read only so we can update the page
  579. * dirty bitmap, when userspace requests it
  580. * - mmio access; in this case we will never install a present shadow pte
  581. * - normal guest page fault due to the guest pte marked not present, not
  582. * writable, or not executable
  583. *
  584. * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
  585. * a negative value on error.
  586. */
  587. static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr, u32 error_code,
  588. bool prefault)
  589. {
  590. int write_fault = error_code & PFERR_WRITE_MASK;
  591. int user_fault = error_code & PFERR_USER_MASK;
  592. struct guest_walker walker;
  593. int r;
  594. pfn_t pfn;
  595. int level = PT_PAGE_TABLE_LEVEL;
  596. bool force_pt_level = false;
  597. unsigned long mmu_seq;
  598. bool map_writable, is_self_change_mapping;
  599. pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
  600. if (unlikely(error_code & PFERR_RSVD_MASK)) {
  601. r = handle_mmio_page_fault(vcpu, addr, mmu_is_nested(vcpu));
  602. if (likely(r != RET_MMIO_PF_INVALID))
  603. return r;
  604. /*
  605. * page fault with PFEC.RSVD = 1 is caused by shadow
  606. * page fault, should not be used to walk guest page
  607. * table.
  608. */
  609. error_code &= ~PFERR_RSVD_MASK;
  610. };
  611. r = mmu_topup_memory_caches(vcpu);
  612. if (r)
  613. return r;
  614. /*
  615. * Look up the guest pte for the faulting address.
  616. */
  617. r = FNAME(walk_addr)(&walker, vcpu, addr, error_code);
  618. /*
  619. * The page is not mapped by the guest. Let the guest handle it.
  620. */
  621. if (!r) {
  622. pgprintk("%s: guest page fault\n", __func__);
  623. if (!prefault)
  624. inject_page_fault(vcpu, &walker.fault);
  625. return 0;
  626. }
  627. vcpu->arch.write_fault_to_shadow_pgtable = false;
  628. is_self_change_mapping = FNAME(is_self_change_mapping)(vcpu,
  629. &walker, user_fault, &vcpu->arch.write_fault_to_shadow_pgtable);
  630. if (walker.level >= PT_DIRECTORY_LEVEL && !is_self_change_mapping) {
  631. level = mapping_level(vcpu, walker.gfn, &force_pt_level);
  632. if (likely(!force_pt_level)) {
  633. level = min(walker.level, level);
  634. walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
  635. }
  636. } else
  637. force_pt_level = true;
  638. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  639. smp_rmb();
  640. if (try_async_pf(vcpu, prefault, walker.gfn, addr, &pfn, write_fault,
  641. &map_writable))
  642. return 0;
  643. if (handle_abnormal_pfn(vcpu, mmu_is_nested(vcpu) ? 0 : addr,
  644. walker.gfn, pfn, walker.pte_access, &r))
  645. return r;
  646. /*
  647. * Do not change pte_access if the pfn is a mmio page, otherwise
  648. * we will cache the incorrect access into mmio spte.
  649. */
  650. if (write_fault && !(walker.pte_access & ACC_WRITE_MASK) &&
  651. !is_write_protection(vcpu) && !user_fault &&
  652. !is_noslot_pfn(pfn)) {
  653. walker.pte_access |= ACC_WRITE_MASK;
  654. walker.pte_access &= ~ACC_USER_MASK;
  655. /*
  656. * If we converted a user page to a kernel page,
  657. * so that the kernel can write to it when cr0.wp=0,
  658. * then we should prevent the kernel from executing it
  659. * if SMEP is enabled.
  660. */
  661. if (kvm_read_cr4_bits(vcpu, X86_CR4_SMEP))
  662. walker.pte_access &= ~ACC_EXEC_MASK;
  663. }
  664. spin_lock(&vcpu->kvm->mmu_lock);
  665. if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
  666. goto out_unlock;
  667. kvm_mmu_audit(vcpu, AUDIT_PRE_PAGE_FAULT);
  668. make_mmu_pages_available(vcpu);
  669. if (!force_pt_level)
  670. transparent_hugepage_adjust(vcpu, &walker.gfn, &pfn, &level);
  671. r = FNAME(fetch)(vcpu, addr, &walker, write_fault,
  672. level, pfn, map_writable, prefault);
  673. ++vcpu->stat.pf_fixed;
  674. kvm_mmu_audit(vcpu, AUDIT_POST_PAGE_FAULT);
  675. spin_unlock(&vcpu->kvm->mmu_lock);
  676. return r;
  677. out_unlock:
  678. spin_unlock(&vcpu->kvm->mmu_lock);
  679. kvm_release_pfn_clean(pfn);
  680. return 0;
  681. }
  682. static gpa_t FNAME(get_level1_sp_gpa)(struct kvm_mmu_page *sp)
  683. {
  684. int offset = 0;
  685. WARN_ON(sp->role.level != PT_PAGE_TABLE_LEVEL);
  686. if (PTTYPE == 32)
  687. offset = sp->role.quadrant << PT64_LEVEL_BITS;
  688. return gfn_to_gpa(sp->gfn) + offset * sizeof(pt_element_t);
  689. }
  690. static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva)
  691. {
  692. struct kvm_shadow_walk_iterator iterator;
  693. struct kvm_mmu_page *sp;
  694. int level;
  695. u64 *sptep;
  696. vcpu_clear_mmio_info(vcpu, gva);
  697. /*
  698. * No need to check return value here, rmap_can_add() can
  699. * help us to skip pte prefetch later.
  700. */
  701. mmu_topup_memory_caches(vcpu);
  702. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
  703. WARN_ON(1);
  704. return;
  705. }
  706. spin_lock(&vcpu->kvm->mmu_lock);
  707. for_each_shadow_entry(vcpu, gva, iterator) {
  708. level = iterator.level;
  709. sptep = iterator.sptep;
  710. sp = page_header(__pa(sptep));
  711. if (is_last_spte(*sptep, level)) {
  712. pt_element_t gpte;
  713. gpa_t pte_gpa;
  714. if (!sp->unsync)
  715. break;
  716. pte_gpa = FNAME(get_level1_sp_gpa)(sp);
  717. pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
  718. if (mmu_page_zap_pte(vcpu->kvm, sp, sptep))
  719. kvm_flush_remote_tlbs(vcpu->kvm);
  720. if (!rmap_can_add(vcpu))
  721. break;
  722. if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
  723. sizeof(pt_element_t)))
  724. break;
  725. FNAME(update_pte)(vcpu, sp, sptep, &gpte);
  726. }
  727. if (!is_shadow_present_pte(*sptep) || !sp->unsync_children)
  728. break;
  729. }
  730. spin_unlock(&vcpu->kvm->mmu_lock);
  731. }
  732. static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr, u32 access,
  733. struct x86_exception *exception)
  734. {
  735. struct guest_walker walker;
  736. gpa_t gpa = UNMAPPED_GVA;
  737. int r;
  738. r = FNAME(walk_addr)(&walker, vcpu, vaddr, access);
  739. if (r) {
  740. gpa = gfn_to_gpa(walker.gfn);
  741. gpa |= vaddr & ~PAGE_MASK;
  742. } else if (exception)
  743. *exception = walker.fault;
  744. return gpa;
  745. }
  746. #if PTTYPE != PTTYPE_EPT
  747. static gpa_t FNAME(gva_to_gpa_nested)(struct kvm_vcpu *vcpu, gva_t vaddr,
  748. u32 access,
  749. struct x86_exception *exception)
  750. {
  751. struct guest_walker walker;
  752. gpa_t gpa = UNMAPPED_GVA;
  753. int r;
  754. r = FNAME(walk_addr_nested)(&walker, vcpu, vaddr, access);
  755. if (r) {
  756. gpa = gfn_to_gpa(walker.gfn);
  757. gpa |= vaddr & ~PAGE_MASK;
  758. } else if (exception)
  759. *exception = walker.fault;
  760. return gpa;
  761. }
  762. #endif
  763. /*
  764. * Using the cached information from sp->gfns is safe because:
  765. * - The spte has a reference to the struct page, so the pfn for a given gfn
  766. * can't change unless all sptes pointing to it are nuked first.
  767. *
  768. * Note:
  769. * We should flush all tlbs if spte is dropped even though guest is
  770. * responsible for it. Since if we don't, kvm_mmu_notifier_invalidate_page
  771. * and kvm_mmu_notifier_invalidate_range_start detect the mapping page isn't
  772. * used by guest then tlbs are not flushed, so guest is allowed to access the
  773. * freed pages.
  774. * And we increase kvm->tlbs_dirty to delay tlbs flush in this case.
  775. */
  776. static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  777. {
  778. int i, nr_present = 0;
  779. bool host_writable;
  780. gpa_t first_pte_gpa;
  781. /* direct kvm_mmu_page can not be unsync. */
  782. BUG_ON(sp->role.direct);
  783. first_pte_gpa = FNAME(get_level1_sp_gpa)(sp);
  784. for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
  785. unsigned pte_access;
  786. pt_element_t gpte;
  787. gpa_t pte_gpa;
  788. gfn_t gfn;
  789. if (!sp->spt[i])
  790. continue;
  791. pte_gpa = first_pte_gpa + i * sizeof(pt_element_t);
  792. if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
  793. sizeof(pt_element_t)))
  794. return -EINVAL;
  795. if (FNAME(prefetch_invalid_gpte)(vcpu, sp, &sp->spt[i], gpte)) {
  796. vcpu->kvm->tlbs_dirty++;
  797. continue;
  798. }
  799. gfn = gpte_to_gfn(gpte);
  800. pte_access = sp->role.access;
  801. pte_access &= FNAME(gpte_access)(vcpu, gpte);
  802. FNAME(protect_clean_gpte)(&pte_access, gpte);
  803. if (sync_mmio_spte(vcpu, &sp->spt[i], gfn, pte_access,
  804. &nr_present))
  805. continue;
  806. if (gfn != sp->gfns[i]) {
  807. drop_spte(vcpu->kvm, &sp->spt[i]);
  808. vcpu->kvm->tlbs_dirty++;
  809. continue;
  810. }
  811. nr_present++;
  812. host_writable = sp->spt[i] & SPTE_HOST_WRITEABLE;
  813. set_spte(vcpu, &sp->spt[i], pte_access,
  814. PT_PAGE_TABLE_LEVEL, gfn,
  815. spte_to_pfn(sp->spt[i]), true, false,
  816. host_writable);
  817. }
  818. return !nr_present;
  819. }
  820. #undef pt_element_t
  821. #undef guest_walker
  822. #undef FNAME
  823. #undef PT_BASE_ADDR_MASK
  824. #undef PT_INDEX
  825. #undef PT_LVL_ADDR_MASK
  826. #undef PT_LVL_OFFSET_MASK
  827. #undef PT_LEVEL_BITS
  828. #undef PT_MAX_FULL_LEVELS
  829. #undef gpte_to_gfn
  830. #undef gpte_to_gfn_lvl
  831. #undef CMPXCHG
  832. #undef PT_GUEST_ACCESSED_MASK
  833. #undef PT_GUEST_DIRTY_MASK
  834. #undef PT_GUEST_DIRTY_SHIFT
  835. #undef PT_GUEST_ACCESSED_SHIFT