ata_piix.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Tejun Heo <tj@kernel.org>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publicly available from Intel web site. Errata documentation
  42. * is also publicly available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The original Triton
  47. * series chipsets do _not_ support independent device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independent timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <linux/gfp.h>
  93. #include <scsi/scsi_host.h>
  94. #include <linux/libata.h>
  95. #include <linux/dmi.h>
  96. #define DRV_NAME "ata_piix"
  97. #define DRV_VERSION "2.13"
  98. enum {
  99. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  100. ICH5_PMR = 0x90, /* address map register */
  101. ICH5_PCS = 0x92, /* port control and status */
  102. PIIX_SIDPR_BAR = 5,
  103. PIIX_SIDPR_LEN = 16,
  104. PIIX_SIDPR_IDX = 0,
  105. PIIX_SIDPR_DATA = 4,
  106. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  107. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  108. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  109. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  110. PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* constants for mapping table */
  114. P0 = 0, /* port 0 */
  115. P1 = 1, /* port 1 */
  116. P2 = 2, /* port 2 */
  117. P3 = 3, /* port 3 */
  118. IDE = -1, /* IDE */
  119. NA = -2, /* not available */
  120. RV = -3, /* reserved */
  121. PIIX_AHCI_DEVICE = 6,
  122. /* host->flags bits */
  123. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  124. };
  125. enum piix_controller_ids {
  126. /* controller IDs */
  127. piix_pata_mwdma, /* PIIX3 MWDMA only */
  128. piix_pata_33, /* PIIX4 at 33Mhz */
  129. ich_pata_33, /* ICH up to UDMA 33 only */
  130. ich_pata_66, /* ICH up to 66 Mhz */
  131. ich_pata_100, /* ICH up to UDMA 100 */
  132. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  133. ich5_sata,
  134. ich6_sata,
  135. ich6m_sata,
  136. ich8_sata,
  137. ich8_2port_sata,
  138. ich8m_apple_sata, /* locks up on second port enable */
  139. tolapai_sata,
  140. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  141. ich8_sata_snb,
  142. ich8_2port_sata_snb,
  143. ich8_2port_sata_byt,
  144. };
  145. struct piix_map_db {
  146. const u32 mask;
  147. const u16 port_enable;
  148. const int map[][4];
  149. };
  150. struct piix_host_priv {
  151. const int *map;
  152. u32 saved_iocfg;
  153. void __iomem *sidpr;
  154. };
  155. static unsigned int in_module_init = 1;
  156. static const struct pci_device_id piix_pci_tbl[] = {
  157. /* Intel PIIX3 for the 430HX etc */
  158. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  159. /* VMware ICH4 */
  160. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  161. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  162. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  163. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  164. /* Intel PIIX4 */
  165. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  166. /* Intel PIIX4 */
  167. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  168. /* Intel PIIX */
  169. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  170. /* Intel ICH (i810, i815, i840) UDMA 66*/
  171. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  172. /* Intel ICH0 : UDMA 33*/
  173. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  174. /* Intel ICH2M */
  175. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  176. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  177. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  178. /* Intel ICH3M */
  179. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  180. /* Intel ICH3 (E7500/1) UDMA 100 */
  181. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. /* Intel ICH4-L */
  183. { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  185. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  187. /* Intel ICH5 */
  188. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  189. /* C-ICH (i810E2) */
  190. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  192. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* ICH6 (and 6) (i915) UDMA 100 */
  194. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* ICH7/7-R (i945, i975) UDMA 100*/
  196. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  197. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  198. /* ICH8 Mobile PATA Controller */
  199. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  200. /* SATA ports */
  201. /* 82801EB (ICH5) */
  202. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  203. /* 82801EB (ICH5) */
  204. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  205. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  206. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  207. /* 6300ESB pretending RAID */
  208. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  209. /* 82801FB/FW (ICH6/ICH6W) */
  210. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  211. /* 82801FR/FRW (ICH6R/ICH6RW) */
  212. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  213. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  214. * Attach iff the controller is in IDE mode. */
  215. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  216. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  217. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  218. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  219. /* 82801GBM/GHM (ICH7M, identical to ICH6M) */
  220. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  221. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  222. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  223. /* SATA Controller 1 IDE (ICH8) */
  224. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  225. /* SATA Controller 2 IDE (ICH8) */
  226. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  227. /* Mobile SATA Controller IDE (ICH8M), Apple */
  228. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  229. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  230. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  231. /* Mobile SATA Controller IDE (ICH8M) */
  232. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  233. /* SATA Controller IDE (ICH9) */
  234. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  235. /* SATA Controller IDE (ICH9) */
  236. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  237. /* SATA Controller IDE (ICH9) */
  238. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  239. /* SATA Controller IDE (ICH9M) */
  240. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  241. /* SATA Controller IDE (ICH9M) */
  242. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  243. /* SATA Controller IDE (ICH9M) */
  244. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  245. /* SATA Controller IDE (Tolapai) */
  246. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  247. /* SATA Controller IDE (ICH10) */
  248. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  249. /* SATA Controller IDE (ICH10) */
  250. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  251. /* SATA Controller IDE (ICH10) */
  252. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  253. /* SATA Controller IDE (ICH10) */
  254. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  255. /* SATA Controller IDE (PCH) */
  256. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  257. /* SATA Controller IDE (PCH) */
  258. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  259. /* SATA Controller IDE (PCH) */
  260. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  261. /* SATA Controller IDE (PCH) */
  262. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  263. /* SATA Controller IDE (PCH) */
  264. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  265. /* SATA Controller IDE (PCH) */
  266. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  267. /* SATA Controller IDE (CPT) */
  268. { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  269. /* SATA Controller IDE (CPT) */
  270. { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  271. /* SATA Controller IDE (CPT) */
  272. { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  273. /* SATA Controller IDE (CPT) */
  274. { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  275. /* SATA Controller IDE (PBG) */
  276. { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  277. /* SATA Controller IDE (PBG) */
  278. { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  279. /* SATA Controller IDE (Panther Point) */
  280. { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  281. /* SATA Controller IDE (Panther Point) */
  282. { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  283. /* SATA Controller IDE (Panther Point) */
  284. { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  285. /* SATA Controller IDE (Panther Point) */
  286. { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  287. /* SATA Controller IDE (Lynx Point) */
  288. { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  289. /* SATA Controller IDE (Lynx Point) */
  290. { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  291. /* SATA Controller IDE (Lynx Point) */
  292. { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
  293. /* SATA Controller IDE (Lynx Point) */
  294. { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  295. /* SATA Controller IDE (Lynx Point-LP) */
  296. { 0x8086, 0x9c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  297. /* SATA Controller IDE (Lynx Point-LP) */
  298. { 0x8086, 0x9c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  299. /* SATA Controller IDE (Lynx Point-LP) */
  300. { 0x8086, 0x9c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  301. /* SATA Controller IDE (Lynx Point-LP) */
  302. { 0x8086, 0x9c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  303. /* SATA Controller IDE (DH89xxCC) */
  304. { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  305. /* SATA Controller IDE (Avoton) */
  306. { 0x8086, 0x1f20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  307. /* SATA Controller IDE (Avoton) */
  308. { 0x8086, 0x1f21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  309. /* SATA Controller IDE (Avoton) */
  310. { 0x8086, 0x1f30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  311. /* SATA Controller IDE (Avoton) */
  312. { 0x8086, 0x1f31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  313. /* SATA Controller IDE (Wellsburg) */
  314. { 0x8086, 0x8d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  315. /* SATA Controller IDE (Wellsburg) */
  316. { 0x8086, 0x8d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
  317. /* SATA Controller IDE (Wellsburg) */
  318. { 0x8086, 0x8d60, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  319. /* SATA Controller IDE (Wellsburg) */
  320. { 0x8086, 0x8d68, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  321. /* SATA Controller IDE (BayTrail) */
  322. { 0x8086, 0x0F20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
  323. { 0x8086, 0x0F21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
  324. /* SATA Controller IDE (Coleto Creek) */
  325. { 0x8086, 0x23a6, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  326. /* SATA Controller IDE (9 Series) */
  327. { 0x8086, 0x8c88, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
  328. /* SATA Controller IDE (9 Series) */
  329. { 0x8086, 0x8c89, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
  330. /* SATA Controller IDE (9 Series) */
  331. { 0x8086, 0x8c80, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  332. /* SATA Controller IDE (9 Series) */
  333. { 0x8086, 0x8c81, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  334. { } /* terminate list */
  335. };
  336. static const struct piix_map_db ich5_map_db = {
  337. .mask = 0x7,
  338. .port_enable = 0x3,
  339. .map = {
  340. /* PM PS SM SS MAP */
  341. { P0, NA, P1, NA }, /* 000b */
  342. { P1, NA, P0, NA }, /* 001b */
  343. { RV, RV, RV, RV },
  344. { RV, RV, RV, RV },
  345. { P0, P1, IDE, IDE }, /* 100b */
  346. { P1, P0, IDE, IDE }, /* 101b */
  347. { IDE, IDE, P0, P1 }, /* 110b */
  348. { IDE, IDE, P1, P0 }, /* 111b */
  349. },
  350. };
  351. static const struct piix_map_db ich6_map_db = {
  352. .mask = 0x3,
  353. .port_enable = 0xf,
  354. .map = {
  355. /* PM PS SM SS MAP */
  356. { P0, P2, P1, P3 }, /* 00b */
  357. { IDE, IDE, P1, P3 }, /* 01b */
  358. { P0, P2, IDE, IDE }, /* 10b */
  359. { RV, RV, RV, RV },
  360. },
  361. };
  362. static const struct piix_map_db ich6m_map_db = {
  363. .mask = 0x3,
  364. .port_enable = 0x5,
  365. /* Map 01b isn't specified in the doc but some notebooks use
  366. * it anyway. MAP 01b have been spotted on both ICH6M and
  367. * ICH7M.
  368. */
  369. .map = {
  370. /* PM PS SM SS MAP */
  371. { P0, P2, NA, NA }, /* 00b */
  372. { IDE, IDE, P1, P3 }, /* 01b */
  373. { P0, P2, IDE, IDE }, /* 10b */
  374. { RV, RV, RV, RV },
  375. },
  376. };
  377. static const struct piix_map_db ich8_map_db = {
  378. .mask = 0x3,
  379. .port_enable = 0xf,
  380. .map = {
  381. /* PM PS SM SS MAP */
  382. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  383. { RV, RV, RV, RV },
  384. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  385. { RV, RV, RV, RV },
  386. },
  387. };
  388. static const struct piix_map_db ich8_2port_map_db = {
  389. .mask = 0x3,
  390. .port_enable = 0x3,
  391. .map = {
  392. /* PM PS SM SS MAP */
  393. { P0, NA, P1, NA }, /* 00b */
  394. { RV, RV, RV, RV }, /* 01b */
  395. { RV, RV, RV, RV }, /* 10b */
  396. { RV, RV, RV, RV },
  397. },
  398. };
  399. static const struct piix_map_db ich8m_apple_map_db = {
  400. .mask = 0x3,
  401. .port_enable = 0x1,
  402. .map = {
  403. /* PM PS SM SS MAP */
  404. { P0, NA, NA, NA }, /* 00b */
  405. { RV, RV, RV, RV },
  406. { P0, P2, IDE, IDE }, /* 10b */
  407. { RV, RV, RV, RV },
  408. },
  409. };
  410. static const struct piix_map_db tolapai_map_db = {
  411. .mask = 0x3,
  412. .port_enable = 0x3,
  413. .map = {
  414. /* PM PS SM SS MAP */
  415. { P0, NA, P1, NA }, /* 00b */
  416. { RV, RV, RV, RV }, /* 01b */
  417. { RV, RV, RV, RV }, /* 10b */
  418. { RV, RV, RV, RV },
  419. },
  420. };
  421. static const struct piix_map_db *piix_map_db_table[] = {
  422. [ich5_sata] = &ich5_map_db,
  423. [ich6_sata] = &ich6_map_db,
  424. [ich6m_sata] = &ich6m_map_db,
  425. [ich8_sata] = &ich8_map_db,
  426. [ich8_2port_sata] = &ich8_2port_map_db,
  427. [ich8m_apple_sata] = &ich8m_apple_map_db,
  428. [tolapai_sata] = &tolapai_map_db,
  429. [ich8_sata_snb] = &ich8_map_db,
  430. [ich8_2port_sata_snb] = &ich8_2port_map_db,
  431. [ich8_2port_sata_byt] = &ich8_2port_map_db,
  432. };
  433. static struct pci_bits piix_enable_bits[] = {
  434. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  435. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  436. };
  437. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  438. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  439. MODULE_LICENSE("GPL");
  440. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  441. MODULE_VERSION(DRV_VERSION);
  442. struct ich_laptop {
  443. u16 device;
  444. u16 subvendor;
  445. u16 subdevice;
  446. };
  447. /*
  448. * List of laptops that use short cables rather than 80 wire
  449. */
  450. static const struct ich_laptop ich_laptop[] = {
  451. /* devid, subvendor, subdev */
  452. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  453. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  454. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  455. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  456. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  457. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  458. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
  459. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  460. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  461. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  462. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  463. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  464. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  465. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  466. /* end marker */
  467. { 0, }
  468. };
  469. static int piix_port_start(struct ata_port *ap)
  470. {
  471. if (!(ap->flags & PIIX_FLAG_PIO16))
  472. ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
  473. return ata_bmdma_port_start(ap);
  474. }
  475. /**
  476. * ich_pata_cable_detect - Probe host controller cable detect info
  477. * @ap: Port for which cable detect info is desired
  478. *
  479. * Read 80c cable indicator from ATA PCI device's PCI config
  480. * register. This register is normally set by firmware (BIOS).
  481. *
  482. * LOCKING:
  483. * None (inherited from caller).
  484. */
  485. static int ich_pata_cable_detect(struct ata_port *ap)
  486. {
  487. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  488. struct piix_host_priv *hpriv = ap->host->private_data;
  489. const struct ich_laptop *lap = &ich_laptop[0];
  490. u8 mask;
  491. /* Check for specials */
  492. while (lap->device) {
  493. if (lap->device == pdev->device &&
  494. lap->subvendor == pdev->subsystem_vendor &&
  495. lap->subdevice == pdev->subsystem_device)
  496. return ATA_CBL_PATA40_SHORT;
  497. lap++;
  498. }
  499. /* check BIOS cable detect results */
  500. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  501. if ((hpriv->saved_iocfg & mask) == 0)
  502. return ATA_CBL_PATA40;
  503. return ATA_CBL_PATA80;
  504. }
  505. /**
  506. * piix_pata_prereset - prereset for PATA host controller
  507. * @link: Target link
  508. * @deadline: deadline jiffies for the operation
  509. *
  510. * LOCKING:
  511. * None (inherited from caller).
  512. */
  513. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  514. {
  515. struct ata_port *ap = link->ap;
  516. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  517. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  518. return -ENOENT;
  519. return ata_sff_prereset(link, deadline);
  520. }
  521. static DEFINE_SPINLOCK(piix_lock);
  522. static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
  523. u8 pio)
  524. {
  525. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  526. unsigned long flags;
  527. unsigned int is_slave = (adev->devno != 0);
  528. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  529. unsigned int slave_port = 0x44;
  530. u16 master_data;
  531. u8 slave_data;
  532. u8 udma_enable;
  533. int control = 0;
  534. /*
  535. * See Intel Document 298600-004 for the timing programing rules
  536. * for ICH controllers.
  537. */
  538. static const /* ISP RTC */
  539. u8 timings[][2] = { { 0, 0 },
  540. { 0, 0 },
  541. { 1, 0 },
  542. { 2, 1 },
  543. { 2, 3 }, };
  544. if (pio >= 2)
  545. control |= 1; /* TIME1 enable */
  546. if (ata_pio_need_iordy(adev))
  547. control |= 2; /* IE enable */
  548. /* Intel specifies that the PPE functionality is for disk only */
  549. if (adev->class == ATA_DEV_ATA)
  550. control |= 4; /* PPE enable */
  551. /*
  552. * If the drive MWDMA is faster than it can do PIO then
  553. * we must force PIO into PIO0
  554. */
  555. if (adev->pio_mode < XFER_PIO_0 + pio)
  556. /* Enable DMA timing only */
  557. control |= 8; /* PIO cycles in PIO0 */
  558. spin_lock_irqsave(&piix_lock, flags);
  559. /* PIO configuration clears DTE unconditionally. It will be
  560. * programmed in set_dmamode which is guaranteed to be called
  561. * after set_piomode if any DMA mode is available.
  562. */
  563. pci_read_config_word(dev, master_port, &master_data);
  564. if (is_slave) {
  565. /* clear TIME1|IE1|PPE1|DTE1 */
  566. master_data &= 0xff0f;
  567. /* enable PPE1, IE1 and TIME1 as needed */
  568. master_data |= (control << 4);
  569. pci_read_config_byte(dev, slave_port, &slave_data);
  570. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  571. /* Load the timing nibble for this slave */
  572. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  573. << (ap->port_no ? 4 : 0);
  574. } else {
  575. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  576. master_data &= 0xccf0;
  577. /* Enable PPE, IE and TIME as appropriate */
  578. master_data |= control;
  579. /* load ISP and RCT */
  580. master_data |=
  581. (timings[pio][0] << 12) |
  582. (timings[pio][1] << 8);
  583. }
  584. /* Enable SITRE (separate slave timing register) */
  585. master_data |= 0x4000;
  586. pci_write_config_word(dev, master_port, master_data);
  587. if (is_slave)
  588. pci_write_config_byte(dev, slave_port, slave_data);
  589. /* Ensure the UDMA bit is off - it will be turned back on if
  590. UDMA is selected */
  591. if (ap->udma_mask) {
  592. pci_read_config_byte(dev, 0x48, &udma_enable);
  593. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  594. pci_write_config_byte(dev, 0x48, udma_enable);
  595. }
  596. spin_unlock_irqrestore(&piix_lock, flags);
  597. }
  598. /**
  599. * piix_set_piomode - Initialize host controller PATA PIO timings
  600. * @ap: Port whose timings we are configuring
  601. * @adev: Drive in question
  602. *
  603. * Set PIO mode for device, in host controller PCI config space.
  604. *
  605. * LOCKING:
  606. * None (inherited from caller).
  607. */
  608. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  609. {
  610. piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
  611. }
  612. /**
  613. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  614. * @ap: Port whose timings we are configuring
  615. * @adev: Drive in question
  616. * @isich: set if the chip is an ICH device
  617. *
  618. * Set UDMA mode for device, in host controller PCI config space.
  619. *
  620. * LOCKING:
  621. * None (inherited from caller).
  622. */
  623. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  624. {
  625. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  626. unsigned long flags;
  627. u8 speed = adev->dma_mode;
  628. int devid = adev->devno + 2 * ap->port_no;
  629. u8 udma_enable = 0;
  630. if (speed >= XFER_UDMA_0) {
  631. unsigned int udma = speed - XFER_UDMA_0;
  632. u16 udma_timing;
  633. u16 ideconf;
  634. int u_clock, u_speed;
  635. spin_lock_irqsave(&piix_lock, flags);
  636. pci_read_config_byte(dev, 0x48, &udma_enable);
  637. /*
  638. * UDMA is handled by a combination of clock switching and
  639. * selection of dividers
  640. *
  641. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  642. * except UDMA0 which is 00
  643. */
  644. u_speed = min(2 - (udma & 1), udma);
  645. if (udma == 5)
  646. u_clock = 0x1000; /* 100Mhz */
  647. else if (udma > 2)
  648. u_clock = 1; /* 66Mhz */
  649. else
  650. u_clock = 0; /* 33Mhz */
  651. udma_enable |= (1 << devid);
  652. /* Load the CT/RP selection */
  653. pci_read_config_word(dev, 0x4A, &udma_timing);
  654. udma_timing &= ~(3 << (4 * devid));
  655. udma_timing |= u_speed << (4 * devid);
  656. pci_write_config_word(dev, 0x4A, udma_timing);
  657. if (isich) {
  658. /* Select a 33/66/100Mhz clock */
  659. pci_read_config_word(dev, 0x54, &ideconf);
  660. ideconf &= ~(0x1001 << devid);
  661. ideconf |= u_clock << devid;
  662. /* For ICH or later we should set bit 10 for better
  663. performance (WR_PingPong_En) */
  664. pci_write_config_word(dev, 0x54, ideconf);
  665. }
  666. pci_write_config_byte(dev, 0x48, udma_enable);
  667. spin_unlock_irqrestore(&piix_lock, flags);
  668. } else {
  669. /* MWDMA is driven by the PIO timings. */
  670. unsigned int mwdma = speed - XFER_MW_DMA_0;
  671. const unsigned int needed_pio[3] = {
  672. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  673. };
  674. int pio = needed_pio[mwdma] - XFER_PIO_0;
  675. /* XFER_PIO_0 is never used currently */
  676. piix_set_timings(ap, adev, pio);
  677. }
  678. }
  679. /**
  680. * piix_set_dmamode - Initialize host controller PATA DMA timings
  681. * @ap: Port whose timings we are configuring
  682. * @adev: um
  683. *
  684. * Set MW/UDMA mode for device, in host controller PCI config space.
  685. *
  686. * LOCKING:
  687. * None (inherited from caller).
  688. */
  689. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  690. {
  691. do_pata_set_dmamode(ap, adev, 0);
  692. }
  693. /**
  694. * ich_set_dmamode - Initialize host controller PATA DMA timings
  695. * @ap: Port whose timings we are configuring
  696. * @adev: um
  697. *
  698. * Set MW/UDMA mode for device, in host controller PCI config space.
  699. *
  700. * LOCKING:
  701. * None (inherited from caller).
  702. */
  703. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  704. {
  705. do_pata_set_dmamode(ap, adev, 1);
  706. }
  707. /*
  708. * Serial ATA Index/Data Pair Superset Registers access
  709. *
  710. * Beginning from ICH8, there's a sane way to access SCRs using index
  711. * and data register pair located at BAR5 which means that we have
  712. * separate SCRs for master and slave. This is handled using libata
  713. * slave_link facility.
  714. */
  715. static const int piix_sidx_map[] = {
  716. [SCR_STATUS] = 0,
  717. [SCR_ERROR] = 2,
  718. [SCR_CONTROL] = 1,
  719. };
  720. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  721. {
  722. struct ata_port *ap = link->ap;
  723. struct piix_host_priv *hpriv = ap->host->private_data;
  724. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  725. hpriv->sidpr + PIIX_SIDPR_IDX);
  726. }
  727. static int piix_sidpr_scr_read(struct ata_link *link,
  728. unsigned int reg, u32 *val)
  729. {
  730. struct piix_host_priv *hpriv = link->ap->host->private_data;
  731. if (reg >= ARRAY_SIZE(piix_sidx_map))
  732. return -EINVAL;
  733. piix_sidpr_sel(link, reg);
  734. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  735. return 0;
  736. }
  737. static int piix_sidpr_scr_write(struct ata_link *link,
  738. unsigned int reg, u32 val)
  739. {
  740. struct piix_host_priv *hpriv = link->ap->host->private_data;
  741. if (reg >= ARRAY_SIZE(piix_sidx_map))
  742. return -EINVAL;
  743. piix_sidpr_sel(link, reg);
  744. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  745. return 0;
  746. }
  747. static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  748. unsigned hints)
  749. {
  750. return sata_link_scr_lpm(link, policy, false);
  751. }
  752. static bool piix_irq_check(struct ata_port *ap)
  753. {
  754. if (unlikely(!ap->ioaddr.bmdma_addr))
  755. return false;
  756. return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
  757. }
  758. #ifdef CONFIG_PM_SLEEP
  759. static int piix_broken_suspend(void)
  760. {
  761. static const struct dmi_system_id sysids[] = {
  762. {
  763. .ident = "TECRA M3",
  764. .matches = {
  765. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  766. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  767. },
  768. },
  769. {
  770. .ident = "TECRA M3",
  771. .matches = {
  772. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  773. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  774. },
  775. },
  776. {
  777. .ident = "TECRA M4",
  778. .matches = {
  779. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  780. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  781. },
  782. },
  783. {
  784. .ident = "TECRA M4",
  785. .matches = {
  786. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  787. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  788. },
  789. },
  790. {
  791. .ident = "TECRA M5",
  792. .matches = {
  793. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  794. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  795. },
  796. },
  797. {
  798. .ident = "TECRA M6",
  799. .matches = {
  800. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  801. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  802. },
  803. },
  804. {
  805. .ident = "TECRA M7",
  806. .matches = {
  807. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  808. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  809. },
  810. },
  811. {
  812. .ident = "TECRA A8",
  813. .matches = {
  814. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  815. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  816. },
  817. },
  818. {
  819. .ident = "Satellite R20",
  820. .matches = {
  821. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  822. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  823. },
  824. },
  825. {
  826. .ident = "Satellite R25",
  827. .matches = {
  828. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  829. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  830. },
  831. },
  832. {
  833. .ident = "Satellite U200",
  834. .matches = {
  835. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  836. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  837. },
  838. },
  839. {
  840. .ident = "Satellite U200",
  841. .matches = {
  842. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  843. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  844. },
  845. },
  846. {
  847. .ident = "Satellite Pro U200",
  848. .matches = {
  849. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  850. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  851. },
  852. },
  853. {
  854. .ident = "Satellite U205",
  855. .matches = {
  856. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  857. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  858. },
  859. },
  860. {
  861. .ident = "SATELLITE U205",
  862. .matches = {
  863. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  864. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  865. },
  866. },
  867. {
  868. .ident = "Satellite Pro A120",
  869. .matches = {
  870. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  871. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
  872. },
  873. },
  874. {
  875. .ident = "Portege M500",
  876. .matches = {
  877. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  878. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  879. },
  880. },
  881. {
  882. .ident = "VGN-BX297XP",
  883. .matches = {
  884. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  885. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  886. },
  887. },
  888. { } /* terminate list */
  889. };
  890. static const char *oemstrs[] = {
  891. "Tecra M3,",
  892. };
  893. int i;
  894. if (dmi_check_system(sysids))
  895. return 1;
  896. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  897. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  898. return 1;
  899. /* TECRA M4 sometimes forgets its identify and reports bogus
  900. * DMI information. As the bogus information is a bit
  901. * generic, match as many entries as possible. This manual
  902. * matching is necessary because dmi_system_id.matches is
  903. * limited to four entries.
  904. */
  905. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  906. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  907. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  908. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  909. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  910. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  911. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  912. return 1;
  913. return 0;
  914. }
  915. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  916. {
  917. struct ata_host *host = pci_get_drvdata(pdev);
  918. unsigned long flags;
  919. int rc = 0;
  920. rc = ata_host_suspend(host, mesg);
  921. if (rc)
  922. return rc;
  923. /* Some braindamaged ACPI suspend implementations expect the
  924. * controller to be awake on entry; otherwise, it burns cpu
  925. * cycles and power trying to do something to the sleeping
  926. * beauty.
  927. */
  928. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  929. pci_save_state(pdev);
  930. /* mark its power state as "unknown", since we don't
  931. * know if e.g. the BIOS will change its device state
  932. * when we suspend.
  933. */
  934. if (pdev->current_state == PCI_D0)
  935. pdev->current_state = PCI_UNKNOWN;
  936. /* tell resume that it's waking up from broken suspend */
  937. spin_lock_irqsave(&host->lock, flags);
  938. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  939. spin_unlock_irqrestore(&host->lock, flags);
  940. } else
  941. ata_pci_device_do_suspend(pdev, mesg);
  942. return 0;
  943. }
  944. static int piix_pci_device_resume(struct pci_dev *pdev)
  945. {
  946. struct ata_host *host = pci_get_drvdata(pdev);
  947. unsigned long flags;
  948. int rc;
  949. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  950. spin_lock_irqsave(&host->lock, flags);
  951. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  952. spin_unlock_irqrestore(&host->lock, flags);
  953. pci_set_power_state(pdev, PCI_D0);
  954. pci_restore_state(pdev);
  955. /* PCI device wasn't disabled during suspend. Use
  956. * pci_reenable_device() to avoid affecting the enable
  957. * count.
  958. */
  959. rc = pci_reenable_device(pdev);
  960. if (rc)
  961. dev_err(&pdev->dev,
  962. "failed to enable device after resume (%d)\n",
  963. rc);
  964. } else
  965. rc = ata_pci_device_do_resume(pdev);
  966. if (rc == 0)
  967. ata_host_resume(host);
  968. return rc;
  969. }
  970. #endif
  971. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  972. {
  973. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  974. }
  975. static struct scsi_host_template piix_sht = {
  976. ATA_BMDMA_SHT(DRV_NAME),
  977. };
  978. static struct ata_port_operations piix_sata_ops = {
  979. .inherits = &ata_bmdma32_port_ops,
  980. .sff_irq_check = piix_irq_check,
  981. .port_start = piix_port_start,
  982. };
  983. static struct ata_port_operations piix_pata_ops = {
  984. .inherits = &piix_sata_ops,
  985. .cable_detect = ata_cable_40wire,
  986. .set_piomode = piix_set_piomode,
  987. .set_dmamode = piix_set_dmamode,
  988. .prereset = piix_pata_prereset,
  989. };
  990. static struct ata_port_operations piix_vmw_ops = {
  991. .inherits = &piix_pata_ops,
  992. .bmdma_status = piix_vmw_bmdma_status,
  993. };
  994. static struct ata_port_operations ich_pata_ops = {
  995. .inherits = &piix_pata_ops,
  996. .cable_detect = ich_pata_cable_detect,
  997. .set_dmamode = ich_set_dmamode,
  998. };
  999. static struct device_attribute *piix_sidpr_shost_attrs[] = {
  1000. &dev_attr_link_power_management_policy,
  1001. NULL
  1002. };
  1003. static struct scsi_host_template piix_sidpr_sht = {
  1004. ATA_BMDMA_SHT(DRV_NAME),
  1005. .shost_attrs = piix_sidpr_shost_attrs,
  1006. };
  1007. static struct ata_port_operations piix_sidpr_sata_ops = {
  1008. .inherits = &piix_sata_ops,
  1009. .hardreset = sata_std_hardreset,
  1010. .scr_read = piix_sidpr_scr_read,
  1011. .scr_write = piix_sidpr_scr_write,
  1012. .set_lpm = piix_sidpr_set_lpm,
  1013. };
  1014. static struct ata_port_info piix_port_info[] = {
  1015. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  1016. {
  1017. .flags = PIIX_PATA_FLAGS,
  1018. .pio_mask = ATA_PIO4,
  1019. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1020. .port_ops = &piix_pata_ops,
  1021. },
  1022. [piix_pata_33] = /* PIIX4 at 33MHz */
  1023. {
  1024. .flags = PIIX_PATA_FLAGS,
  1025. .pio_mask = ATA_PIO4,
  1026. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1027. .udma_mask = ATA_UDMA2,
  1028. .port_ops = &piix_pata_ops,
  1029. },
  1030. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  1031. {
  1032. .flags = PIIX_PATA_FLAGS,
  1033. .pio_mask = ATA_PIO4,
  1034. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  1035. .udma_mask = ATA_UDMA2,
  1036. .port_ops = &ich_pata_ops,
  1037. },
  1038. [ich_pata_66] = /* ICH controllers up to 66MHz */
  1039. {
  1040. .flags = PIIX_PATA_FLAGS,
  1041. .pio_mask = ATA_PIO4,
  1042. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  1043. .udma_mask = ATA_UDMA4,
  1044. .port_ops = &ich_pata_ops,
  1045. },
  1046. [ich_pata_100] =
  1047. {
  1048. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  1049. .pio_mask = ATA_PIO4,
  1050. .mwdma_mask = ATA_MWDMA12_ONLY,
  1051. .udma_mask = ATA_UDMA5,
  1052. .port_ops = &ich_pata_ops,
  1053. },
  1054. [ich_pata_100_nomwdma1] =
  1055. {
  1056. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  1057. .pio_mask = ATA_PIO4,
  1058. .mwdma_mask = ATA_MWDMA2_ONLY,
  1059. .udma_mask = ATA_UDMA5,
  1060. .port_ops = &ich_pata_ops,
  1061. },
  1062. [ich5_sata] =
  1063. {
  1064. .flags = PIIX_SATA_FLAGS,
  1065. .pio_mask = ATA_PIO4,
  1066. .mwdma_mask = ATA_MWDMA2,
  1067. .udma_mask = ATA_UDMA6,
  1068. .port_ops = &piix_sata_ops,
  1069. },
  1070. [ich6_sata] =
  1071. {
  1072. .flags = PIIX_SATA_FLAGS,
  1073. .pio_mask = ATA_PIO4,
  1074. .mwdma_mask = ATA_MWDMA2,
  1075. .udma_mask = ATA_UDMA6,
  1076. .port_ops = &piix_sata_ops,
  1077. },
  1078. [ich6m_sata] =
  1079. {
  1080. .flags = PIIX_SATA_FLAGS,
  1081. .pio_mask = ATA_PIO4,
  1082. .mwdma_mask = ATA_MWDMA2,
  1083. .udma_mask = ATA_UDMA6,
  1084. .port_ops = &piix_sata_ops,
  1085. },
  1086. [ich8_sata] =
  1087. {
  1088. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  1089. .pio_mask = ATA_PIO4,
  1090. .mwdma_mask = ATA_MWDMA2,
  1091. .udma_mask = ATA_UDMA6,
  1092. .port_ops = &piix_sata_ops,
  1093. },
  1094. [ich8_2port_sata] =
  1095. {
  1096. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  1097. .pio_mask = ATA_PIO4,
  1098. .mwdma_mask = ATA_MWDMA2,
  1099. .udma_mask = ATA_UDMA6,
  1100. .port_ops = &piix_sata_ops,
  1101. },
  1102. [tolapai_sata] =
  1103. {
  1104. .flags = PIIX_SATA_FLAGS,
  1105. .pio_mask = ATA_PIO4,
  1106. .mwdma_mask = ATA_MWDMA2,
  1107. .udma_mask = ATA_UDMA6,
  1108. .port_ops = &piix_sata_ops,
  1109. },
  1110. [ich8m_apple_sata] =
  1111. {
  1112. .flags = PIIX_SATA_FLAGS,
  1113. .pio_mask = ATA_PIO4,
  1114. .mwdma_mask = ATA_MWDMA2,
  1115. .udma_mask = ATA_UDMA6,
  1116. .port_ops = &piix_sata_ops,
  1117. },
  1118. [piix_pata_vmw] =
  1119. {
  1120. .flags = PIIX_PATA_FLAGS,
  1121. .pio_mask = ATA_PIO4,
  1122. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1123. .udma_mask = ATA_UDMA2,
  1124. .port_ops = &piix_vmw_ops,
  1125. },
  1126. /*
  1127. * some Sandybridge chipsets have broken 32 mode up to now,
  1128. * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
  1129. */
  1130. [ich8_sata_snb] =
  1131. {
  1132. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
  1133. .pio_mask = ATA_PIO4,
  1134. .mwdma_mask = ATA_MWDMA2,
  1135. .udma_mask = ATA_UDMA6,
  1136. .port_ops = &piix_sata_ops,
  1137. },
  1138. [ich8_2port_sata_snb] =
  1139. {
  1140. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR
  1141. | PIIX_FLAG_PIO16,
  1142. .pio_mask = ATA_PIO4,
  1143. .mwdma_mask = ATA_MWDMA2,
  1144. .udma_mask = ATA_UDMA6,
  1145. .port_ops = &piix_sata_ops,
  1146. },
  1147. [ich8_2port_sata_byt] =
  1148. {
  1149. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
  1150. .pio_mask = ATA_PIO4,
  1151. .mwdma_mask = ATA_MWDMA2,
  1152. .udma_mask = ATA_UDMA6,
  1153. .port_ops = &piix_sata_ops,
  1154. },
  1155. };
  1156. #define AHCI_PCI_BAR 5
  1157. #define AHCI_GLOBAL_CTL 0x04
  1158. #define AHCI_ENABLE (1 << 31)
  1159. static int piix_disable_ahci(struct pci_dev *pdev)
  1160. {
  1161. void __iomem *mmio;
  1162. u32 tmp;
  1163. int rc = 0;
  1164. /* BUG: pci_enable_device has not yet been called. This
  1165. * works because this device is usually set up by BIOS.
  1166. */
  1167. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1168. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1169. return 0;
  1170. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1171. if (!mmio)
  1172. return -ENOMEM;
  1173. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1174. if (tmp & AHCI_ENABLE) {
  1175. tmp &= ~AHCI_ENABLE;
  1176. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1177. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1178. if (tmp & AHCI_ENABLE)
  1179. rc = -EIO;
  1180. }
  1181. pci_iounmap(pdev, mmio);
  1182. return rc;
  1183. }
  1184. /**
  1185. * piix_check_450nx_errata - Check for problem 450NX setup
  1186. * @ata_dev: the PCI device to check
  1187. *
  1188. * Check for the present of 450NX errata #19 and errata #25. If
  1189. * they are found return an error code so we can turn off DMA
  1190. */
  1191. static int piix_check_450nx_errata(struct pci_dev *ata_dev)
  1192. {
  1193. struct pci_dev *pdev = NULL;
  1194. u16 cfg;
  1195. int no_piix_dma = 0;
  1196. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1197. /* Look for 450NX PXB. Check for problem configurations
  1198. A PCI quirk checks bit 6 already */
  1199. pci_read_config_word(pdev, 0x41, &cfg);
  1200. /* Only on the original revision: IDE DMA can hang */
  1201. if (pdev->revision == 0x00)
  1202. no_piix_dma = 1;
  1203. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1204. else if (cfg & (1<<14) && pdev->revision < 5)
  1205. no_piix_dma = 2;
  1206. }
  1207. if (no_piix_dma)
  1208. dev_warn(&ata_dev->dev,
  1209. "450NX errata present, disabling IDE DMA%s\n",
  1210. no_piix_dma == 2 ? " - a BIOS update may resolve this"
  1211. : "");
  1212. return no_piix_dma;
  1213. }
  1214. static void piix_init_pcs(struct ata_host *host,
  1215. const struct piix_map_db *map_db)
  1216. {
  1217. struct pci_dev *pdev = to_pci_dev(host->dev);
  1218. u16 pcs, new_pcs;
  1219. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1220. new_pcs = pcs | map_db->port_enable;
  1221. if (new_pcs != pcs) {
  1222. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1223. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1224. msleep(150);
  1225. }
  1226. }
  1227. static const int *piix_init_sata_map(struct pci_dev *pdev,
  1228. struct ata_port_info *pinfo,
  1229. const struct piix_map_db *map_db)
  1230. {
  1231. const int *map;
  1232. int i, invalid_map = 0;
  1233. u8 map_value;
  1234. char buf[32];
  1235. char *p = buf, *end = buf + sizeof(buf);
  1236. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1237. map = map_db->map[map_value & map_db->mask];
  1238. for (i = 0; i < 4; i++) {
  1239. switch (map[i]) {
  1240. case RV:
  1241. invalid_map = 1;
  1242. p += scnprintf(p, end - p, " XX");
  1243. break;
  1244. case NA:
  1245. p += scnprintf(p, end - p, " --");
  1246. break;
  1247. case IDE:
  1248. WARN_ON((i & 1) || map[i + 1] != IDE);
  1249. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1250. i++;
  1251. p += scnprintf(p, end - p, " IDE IDE");
  1252. break;
  1253. default:
  1254. p += scnprintf(p, end - p, " P%d", map[i]);
  1255. if (i & 1)
  1256. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1257. break;
  1258. }
  1259. }
  1260. dev_info(&pdev->dev, "MAP [%s ]\n", buf);
  1261. if (invalid_map)
  1262. dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
  1263. return map;
  1264. }
  1265. static bool piix_no_sidpr(struct ata_host *host)
  1266. {
  1267. struct pci_dev *pdev = to_pci_dev(host->dev);
  1268. /*
  1269. * Samsung DB-P70 only has three ATA ports exposed and
  1270. * curiously the unconnected first port reports link online
  1271. * while not responding to SRST protocol causing excessive
  1272. * detection delay.
  1273. *
  1274. * Unfortunately, the system doesn't carry enough DMI
  1275. * information to identify the machine but does have subsystem
  1276. * vendor and device set. As it's unclear whether the
  1277. * subsystem vendor/device is used only for this specific
  1278. * board, the port can't be disabled solely with the
  1279. * information; however, turning off SIDPR access works around
  1280. * the problem. Turn it off.
  1281. *
  1282. * This problem is reported in bnc#441240.
  1283. *
  1284. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1285. */
  1286. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1287. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1288. pdev->subsystem_device == 0xb049) {
  1289. dev_warn(host->dev,
  1290. "Samsung DB-P70 detected, disabling SIDPR\n");
  1291. return true;
  1292. }
  1293. return false;
  1294. }
  1295. static int piix_init_sidpr(struct ata_host *host)
  1296. {
  1297. struct pci_dev *pdev = to_pci_dev(host->dev);
  1298. struct piix_host_priv *hpriv = host->private_data;
  1299. struct ata_link *link0 = &host->ports[0]->link;
  1300. u32 scontrol;
  1301. int i, rc;
  1302. /* check for availability */
  1303. for (i = 0; i < 4; i++)
  1304. if (hpriv->map[i] == IDE)
  1305. return 0;
  1306. /* is it blacklisted? */
  1307. if (piix_no_sidpr(host))
  1308. return 0;
  1309. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1310. return 0;
  1311. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1312. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1313. return 0;
  1314. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1315. return 0;
  1316. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1317. /* SCR access via SIDPR doesn't work on some configurations.
  1318. * Give it a test drive by inhibiting power save modes which
  1319. * we'll do anyway.
  1320. */
  1321. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1322. /* if IPM is already 3, SCR access is probably working. Don't
  1323. * un-inhibit power save modes as BIOS might have inhibited
  1324. * them for a reason.
  1325. */
  1326. if ((scontrol & 0xf00) != 0x300) {
  1327. scontrol |= 0x300;
  1328. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1329. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1330. if ((scontrol & 0xf00) != 0x300) {
  1331. dev_info(host->dev,
  1332. "SCR access via SIDPR is available but doesn't work\n");
  1333. return 0;
  1334. }
  1335. }
  1336. /* okay, SCRs available, set ops and ask libata for slave_link */
  1337. for (i = 0; i < 2; i++) {
  1338. struct ata_port *ap = host->ports[i];
  1339. ap->ops = &piix_sidpr_sata_ops;
  1340. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1341. rc = ata_slave_link_init(ap);
  1342. if (rc)
  1343. return rc;
  1344. }
  1345. }
  1346. return 0;
  1347. }
  1348. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1349. {
  1350. static const struct dmi_system_id sysids[] = {
  1351. {
  1352. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1353. * isn't used to boot the system which
  1354. * disables the channel.
  1355. */
  1356. .ident = "M570U",
  1357. .matches = {
  1358. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1359. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1360. },
  1361. },
  1362. { } /* terminate list */
  1363. };
  1364. struct pci_dev *pdev = to_pci_dev(host->dev);
  1365. struct piix_host_priv *hpriv = host->private_data;
  1366. if (!dmi_check_system(sysids))
  1367. return;
  1368. /* The datasheet says that bit 18 is NOOP but certain systems
  1369. * seem to use it to disable a channel. Clear the bit on the
  1370. * affected systems.
  1371. */
  1372. if (hpriv->saved_iocfg & (1 << 18)) {
  1373. dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
  1374. pci_write_config_dword(pdev, PIIX_IOCFG,
  1375. hpriv->saved_iocfg & ~(1 << 18));
  1376. }
  1377. }
  1378. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1379. {
  1380. static const struct dmi_system_id broken_systems[] = {
  1381. {
  1382. .ident = "HP Compaq 2510p",
  1383. .matches = {
  1384. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1385. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1386. },
  1387. /* PCI slot number of the controller */
  1388. .driver_data = (void *)0x1FUL,
  1389. },
  1390. {
  1391. .ident = "HP Compaq nc6000",
  1392. .matches = {
  1393. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1394. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1395. },
  1396. /* PCI slot number of the controller */
  1397. .driver_data = (void *)0x1FUL,
  1398. },
  1399. { } /* terminate list */
  1400. };
  1401. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1402. if (dmi) {
  1403. unsigned long slot = (unsigned long)dmi->driver_data;
  1404. /* apply the quirk only to on-board controllers */
  1405. return slot == PCI_SLOT(pdev->devfn);
  1406. }
  1407. return false;
  1408. }
  1409. static int prefer_ms_hyperv = 1;
  1410. module_param(prefer_ms_hyperv, int, 0);
  1411. MODULE_PARM_DESC(prefer_ms_hyperv,
  1412. "Prefer Hyper-V paravirtualization drivers instead of ATA, "
  1413. "0 - Use ATA drivers, "
  1414. "1 (Default) - Use the paravirtualization drivers.");
  1415. static void piix_ignore_devices_quirk(struct ata_host *host)
  1416. {
  1417. #if IS_ENABLED(CONFIG_HYPERV_STORAGE)
  1418. static const struct dmi_system_id ignore_hyperv[] = {
  1419. {
  1420. /* On Hyper-V hypervisors the disks are exposed on
  1421. * both the emulated SATA controller and on the
  1422. * paravirtualised drivers. The CD/DVD devices
  1423. * are only exposed on the emulated controller.
  1424. * Request we ignore ATA devices on this host.
  1425. */
  1426. .ident = "Hyper-V Virtual Machine",
  1427. .matches = {
  1428. DMI_MATCH(DMI_SYS_VENDOR,
  1429. "Microsoft Corporation"),
  1430. DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
  1431. },
  1432. },
  1433. { } /* terminate list */
  1434. };
  1435. static const struct dmi_system_id allow_virtual_pc[] = {
  1436. {
  1437. /* In MS Virtual PC guests the DMI ident is nearly
  1438. * identical to a Hyper-V guest. One difference is the
  1439. * product version which is used here to identify
  1440. * a Virtual PC guest. This entry allows ata_piix to
  1441. * drive the emulated hardware.
  1442. */
  1443. .ident = "MS Virtual PC 2007",
  1444. .matches = {
  1445. DMI_MATCH(DMI_SYS_VENDOR,
  1446. "Microsoft Corporation"),
  1447. DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
  1448. DMI_MATCH(DMI_PRODUCT_VERSION, "VS2005R2"),
  1449. },
  1450. },
  1451. { } /* terminate list */
  1452. };
  1453. const struct dmi_system_id *ignore = dmi_first_match(ignore_hyperv);
  1454. const struct dmi_system_id *allow = dmi_first_match(allow_virtual_pc);
  1455. if (ignore && !allow && prefer_ms_hyperv) {
  1456. host->flags |= ATA_HOST_IGNORE_ATA;
  1457. dev_info(host->dev, "%s detected, ATA device ignore set\n",
  1458. ignore->ident);
  1459. }
  1460. #endif
  1461. }
  1462. /**
  1463. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1464. * @pdev: PCI device to register
  1465. * @ent: Entry in piix_pci_tbl matching with @pdev
  1466. *
  1467. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1468. * and then hand over control to libata, for it to do the rest.
  1469. *
  1470. * LOCKING:
  1471. * Inherited from PCI layer (may sleep).
  1472. *
  1473. * RETURNS:
  1474. * Zero on success, or -ERRNO value.
  1475. */
  1476. static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1477. {
  1478. struct device *dev = &pdev->dev;
  1479. struct ata_port_info port_info[2];
  1480. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1481. struct scsi_host_template *sht = &piix_sht;
  1482. unsigned long port_flags;
  1483. struct ata_host *host;
  1484. struct piix_host_priv *hpriv;
  1485. int rc;
  1486. ata_print_version_once(&pdev->dev, DRV_VERSION);
  1487. /* no hotplugging support for later devices (FIXME) */
  1488. if (!in_module_init && ent->driver_data >= ich5_sata)
  1489. return -ENODEV;
  1490. if (piix_broken_system_poweroff(pdev)) {
  1491. piix_port_info[ent->driver_data].flags |=
  1492. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1493. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1494. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1495. "on poweroff and hibernation\n");
  1496. }
  1497. port_info[0] = piix_port_info[ent->driver_data];
  1498. port_info[1] = piix_port_info[ent->driver_data];
  1499. port_flags = port_info[0].flags;
  1500. /* enable device and prepare host */
  1501. rc = pcim_enable_device(pdev);
  1502. if (rc)
  1503. return rc;
  1504. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1505. if (!hpriv)
  1506. return -ENOMEM;
  1507. /* Save IOCFG, this will be used for cable detection, quirk
  1508. * detection and restoration on detach. This is necessary
  1509. * because some ACPI implementations mess up cable related
  1510. * bits on _STM. Reported on kernel bz#11879.
  1511. */
  1512. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1513. /* ICH6R may be driven by either ata_piix or ahci driver
  1514. * regardless of BIOS configuration. Make sure AHCI mode is
  1515. * off.
  1516. */
  1517. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1518. rc = piix_disable_ahci(pdev);
  1519. if (rc)
  1520. return rc;
  1521. }
  1522. /* SATA map init can change port_info, do it before prepping host */
  1523. if (port_flags & ATA_FLAG_SATA)
  1524. hpriv->map = piix_init_sata_map(pdev, port_info,
  1525. piix_map_db_table[ent->driver_data]);
  1526. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  1527. if (rc)
  1528. return rc;
  1529. host->private_data = hpriv;
  1530. /* initialize controller */
  1531. if (port_flags & ATA_FLAG_SATA) {
  1532. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1533. rc = piix_init_sidpr(host);
  1534. if (rc)
  1535. return rc;
  1536. if (host->ports[0]->ops == &piix_sidpr_sata_ops)
  1537. sht = &piix_sidpr_sht;
  1538. }
  1539. /* apply IOCFG bit18 quirk */
  1540. piix_iocfg_bit18_quirk(host);
  1541. /* On ICH5, some BIOSen disable the interrupt using the
  1542. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1543. * On ICH6, this bit has the same effect, but only when
  1544. * MSI is disabled (and it is disabled, as we don't use
  1545. * message-signalled interrupts currently).
  1546. */
  1547. if (port_flags & PIIX_FLAG_CHECKINTR)
  1548. pci_intx(pdev, 1);
  1549. if (piix_check_450nx_errata(pdev)) {
  1550. /* This writes into the master table but it does not
  1551. really matter for this errata as we will apply it to
  1552. all the PIIX devices on the board */
  1553. host->ports[0]->mwdma_mask = 0;
  1554. host->ports[0]->udma_mask = 0;
  1555. host->ports[1]->mwdma_mask = 0;
  1556. host->ports[1]->udma_mask = 0;
  1557. }
  1558. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1559. /* Allow hosts to specify device types to ignore when scanning. */
  1560. piix_ignore_devices_quirk(host);
  1561. pci_set_master(pdev);
  1562. return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
  1563. }
  1564. static void piix_remove_one(struct pci_dev *pdev)
  1565. {
  1566. struct ata_host *host = pci_get_drvdata(pdev);
  1567. struct piix_host_priv *hpriv = host->private_data;
  1568. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1569. ata_pci_remove_one(pdev);
  1570. }
  1571. static struct pci_driver piix_pci_driver = {
  1572. .name = DRV_NAME,
  1573. .id_table = piix_pci_tbl,
  1574. .probe = piix_init_one,
  1575. .remove = piix_remove_one,
  1576. #ifdef CONFIG_PM_SLEEP
  1577. .suspend = piix_pci_device_suspend,
  1578. .resume = piix_pci_device_resume,
  1579. #endif
  1580. };
  1581. static int __init piix_init(void)
  1582. {
  1583. int rc;
  1584. DPRINTK("pci_register_driver\n");
  1585. rc = pci_register_driver(&piix_pci_driver);
  1586. if (rc)
  1587. return rc;
  1588. in_module_init = 0;
  1589. DPRINTK("done\n");
  1590. return 0;
  1591. }
  1592. static void __exit piix_exit(void)
  1593. {
  1594. pci_unregister_driver(&piix_pci_driver);
  1595. }
  1596. module_init(piix_init);
  1597. module_exit(piix_exit);