pata_mpiix.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. /*
  2. * pata_mpiix.c - Intel MPIIX PATA for new ATA layer
  3. * (C) 2005-2006 Red Hat Inc
  4. * Alan Cox <alan@lxorguk.ukuu.org.uk>
  5. *
  6. * The MPIIX is different enough to the PIIX4 and friends that we give it
  7. * a separate driver. The old ide/pci code handles this by just not tuning
  8. * MPIIX at all.
  9. *
  10. * The MPIIX also differs in another important way from the majority of PIIX
  11. * devices. The chip is a bridge (pardon the pun) between the old world of
  12. * ISA IDE and PCI IDE. Although the ATA timings are PCI configured the actual
  13. * IDE controller is not decoded in PCI space and the chip does not claim to
  14. * be IDE class PCI. This requires slightly non-standard probe logic compared
  15. * with PCI IDE and also that we do not disable the device when our driver is
  16. * unloaded (as it has many other functions).
  17. *
  18. * The driver consciously keeps this logic internally to avoid pushing quirky
  19. * PATA history into the clean libata layer.
  20. *
  21. * Thinkpad specific note: If you boot an MPIIX using a thinkpad with a PCMCIA
  22. * hard disk present this driver will not detect it. This is not a bug. In this
  23. * configuration the secondary port of the MPIIX is disabled and the addresses
  24. * are decoded by the PCMCIA bridge and therefore are for a generic IDE driver
  25. * to operate.
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/pci.h>
  30. #include <linux/blkdev.h>
  31. #include <linux/delay.h>
  32. #include <scsi/scsi_host.h>
  33. #include <linux/libata.h>
  34. #define DRV_NAME "pata_mpiix"
  35. #define DRV_VERSION "0.7.7"
  36. enum {
  37. IDETIM = 0x6C, /* IDE control register */
  38. IORDY = (1 << 1),
  39. PPE = (1 << 2),
  40. FTIM = (1 << 0),
  41. ENABLED = (1 << 15),
  42. SECONDARY = (1 << 14)
  43. };
  44. static int mpiix_pre_reset(struct ata_link *link, unsigned long deadline)
  45. {
  46. struct ata_port *ap = link->ap;
  47. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  48. static const struct pci_bits mpiix_enable_bits = { 0x6D, 1, 0x80, 0x80 };
  49. if (!pci_test_config_bits(pdev, &mpiix_enable_bits))
  50. return -ENOENT;
  51. return ata_sff_prereset(link, deadline);
  52. }
  53. /**
  54. * mpiix_set_piomode - set initial PIO mode data
  55. * @ap: ATA interface
  56. * @adev: ATA device
  57. *
  58. * Called to do the PIO mode setup. The MPIIX allows us to program the
  59. * IORDY sample point (2-5 clocks), recovery (1-4 clocks) and whether
  60. * prefetching or IORDY are used.
  61. *
  62. * This would get very ugly because we can only program timing for one
  63. * device at a time, the other gets PIO0. Fortunately libata calls
  64. * our qc_issue command before a command is issued so we can flip the
  65. * timings back and forth to reduce the pain.
  66. */
  67. static void mpiix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  68. {
  69. int control = 0;
  70. int pio = adev->pio_mode - XFER_PIO_0;
  71. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  72. u16 idetim;
  73. static const /* ISP RTC */
  74. u8 timings[][2] = { { 0, 0 },
  75. { 0, 0 },
  76. { 1, 0 },
  77. { 2, 1 },
  78. { 2, 3 }, };
  79. pci_read_config_word(pdev, IDETIM, &idetim);
  80. /* Mask the IORDY/TIME/PPE for this device */
  81. if (adev->class == ATA_DEV_ATA)
  82. control |= PPE; /* Enable prefetch/posting for disk */
  83. if (ata_pio_need_iordy(adev))
  84. control |= IORDY;
  85. if (pio > 1)
  86. control |= FTIM; /* This drive is on the fast timing bank */
  87. /* Mask out timing and clear both TIME bank selects */
  88. idetim &= 0xCCEE;
  89. idetim &= ~(0x07 << (4 * adev->devno));
  90. idetim |= control << (4 * adev->devno);
  91. idetim |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
  92. pci_write_config_word(pdev, IDETIM, idetim);
  93. /* We use ap->private_data as a pointer to the device currently
  94. loaded for timing */
  95. ap->private_data = adev;
  96. }
  97. /**
  98. * mpiix_qc_issue - command issue
  99. * @qc: command pending
  100. *
  101. * Called when the libata layer is about to issue a command. We wrap
  102. * this interface so that we can load the correct ATA timings if
  103. * necessary. Our logic also clears TIME0/TIME1 for the other device so
  104. * that, even if we get this wrong, cycles to the other device will
  105. * be made PIO0.
  106. */
  107. static unsigned int mpiix_qc_issue(struct ata_queued_cmd *qc)
  108. {
  109. struct ata_port *ap = qc->ap;
  110. struct ata_device *adev = qc->dev;
  111. /* If modes have been configured and the channel data is not loaded
  112. then load it. We have to check if pio_mode is set as the core code
  113. does not set adev->pio_mode to XFER_PIO_0 while probing as would be
  114. logical */
  115. if (adev->pio_mode && adev != ap->private_data)
  116. mpiix_set_piomode(ap, adev);
  117. return ata_sff_qc_issue(qc);
  118. }
  119. static struct scsi_host_template mpiix_sht = {
  120. ATA_PIO_SHT(DRV_NAME),
  121. };
  122. static struct ata_port_operations mpiix_port_ops = {
  123. .inherits = &ata_sff_port_ops,
  124. .qc_issue = mpiix_qc_issue,
  125. .cable_detect = ata_cable_40wire,
  126. .set_piomode = mpiix_set_piomode,
  127. .prereset = mpiix_pre_reset,
  128. .sff_data_xfer = ata_sff_data_xfer32,
  129. };
  130. static int mpiix_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  131. {
  132. /* Single threaded by the PCI probe logic */
  133. struct ata_host *host;
  134. struct ata_port *ap;
  135. void __iomem *cmd_addr, *ctl_addr;
  136. u16 idetim;
  137. int cmd, ctl, irq;
  138. ata_print_version_once(&dev->dev, DRV_VERSION);
  139. host = ata_host_alloc(&dev->dev, 1);
  140. if (!host)
  141. return -ENOMEM;
  142. ap = host->ports[0];
  143. /* MPIIX has many functions which can be turned on or off according
  144. to other devices present. Make sure IDE is enabled before we try
  145. and use it */
  146. pci_read_config_word(dev, IDETIM, &idetim);
  147. if (!(idetim & ENABLED))
  148. return -ENODEV;
  149. /* See if it's primary or secondary channel... */
  150. if (!(idetim & SECONDARY)) {
  151. cmd = 0x1F0;
  152. ctl = 0x3F6;
  153. irq = 14;
  154. } else {
  155. cmd = 0x170;
  156. ctl = 0x376;
  157. irq = 15;
  158. }
  159. cmd_addr = devm_ioport_map(&dev->dev, cmd, 8);
  160. ctl_addr = devm_ioport_map(&dev->dev, ctl, 1);
  161. if (!cmd_addr || !ctl_addr)
  162. return -ENOMEM;
  163. ata_port_desc(ap, "cmd 0x%x ctl 0x%x", cmd, ctl);
  164. /* We do our own plumbing to avoid leaking special cases for whacko
  165. ancient hardware into the core code. There are two issues to
  166. worry about. #1 The chip is a bridge so if in legacy mode and
  167. without BARs set fools the setup. #2 If you pci_disable_device
  168. the MPIIX your box goes castors up */
  169. ap->ops = &mpiix_port_ops;
  170. ap->pio_mask = ATA_PIO4;
  171. ap->flags |= ATA_FLAG_SLAVE_POSS;
  172. ap->ioaddr.cmd_addr = cmd_addr;
  173. ap->ioaddr.ctl_addr = ctl_addr;
  174. ap->ioaddr.altstatus_addr = ctl_addr;
  175. /* Let libata fill in the port details */
  176. ata_sff_std_ports(&ap->ioaddr);
  177. /* activate host */
  178. return ata_host_activate(host, irq, ata_sff_interrupt, IRQF_SHARED,
  179. &mpiix_sht);
  180. }
  181. static const struct pci_device_id mpiix[] = {
  182. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371MX), },
  183. { },
  184. };
  185. static struct pci_driver mpiix_pci_driver = {
  186. .name = DRV_NAME,
  187. .id_table = mpiix,
  188. .probe = mpiix_init_one,
  189. .remove = ata_pci_remove_one,
  190. #ifdef CONFIG_PM_SLEEP
  191. .suspend = ata_pci_device_suspend,
  192. .resume = ata_pci_device_resume,
  193. #endif
  194. };
  195. module_pci_driver(mpiix_pci_driver);
  196. MODULE_AUTHOR("Alan Cox");
  197. MODULE_DESCRIPTION("low-level driver for Intel MPIIX");
  198. MODULE_LICENSE("GPL");
  199. MODULE_DEVICE_TABLE(pci, mpiix);
  200. MODULE_VERSION(DRV_VERSION);