pata_pdc2027x.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789
  1. /*
  2. * Promise PATA TX2/TX4/TX2000/133 IDE driver for pdc20268 to pdc20277.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. *
  9. * Ported to libata by:
  10. * Albert Lee <albertcc@tw.ibm.com> IBM Corporation
  11. *
  12. * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
  13. * Portions Copyright (C) 1999 Promise Technology, Inc.
  14. *
  15. * Author: Frank Tiernan (frankt@promise.com)
  16. * Released under terms of General Public License
  17. *
  18. *
  19. * libata documentation is available via 'make {ps|pdf}docs',
  20. * as Documentation/DocBook/libata.*
  21. *
  22. * Hardware information only available under NDA.
  23. *
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/blkdev.h>
  29. #include <linux/delay.h>
  30. #include <linux/device.h>
  31. #include <linux/ktime.h>
  32. #include <scsi/scsi.h>
  33. #include <scsi/scsi_host.h>
  34. #include <scsi/scsi_cmnd.h>
  35. #include <linux/libata.h>
  36. #define DRV_NAME "pata_pdc2027x"
  37. #define DRV_VERSION "1.0"
  38. #undef PDC_DEBUG
  39. #ifdef PDC_DEBUG
  40. #define PDPRINTK(fmt, args...) printk(KERN_ERR "%s: " fmt, __func__, ## args)
  41. #else
  42. #define PDPRINTK(fmt, args...)
  43. #endif
  44. enum {
  45. PDC_MMIO_BAR = 5,
  46. PDC_UDMA_100 = 0,
  47. PDC_UDMA_133 = 1,
  48. PDC_100_MHZ = 100000000,
  49. PDC_133_MHZ = 133333333,
  50. PDC_SYS_CTL = 0x1100,
  51. PDC_ATA_CTL = 0x1104,
  52. PDC_GLOBAL_CTL = 0x1108,
  53. PDC_CTCR0 = 0x110C,
  54. PDC_CTCR1 = 0x1110,
  55. PDC_BYTE_COUNT = 0x1120,
  56. PDC_PLL_CTL = 0x1202,
  57. };
  58. static int pdc2027x_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  59. #ifdef CONFIG_PM_SLEEP
  60. static int pdc2027x_reinit_one(struct pci_dev *pdev);
  61. #endif
  62. static int pdc2027x_prereset(struct ata_link *link, unsigned long deadline);
  63. static void pdc2027x_set_piomode(struct ata_port *ap, struct ata_device *adev);
  64. static void pdc2027x_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  65. static int pdc2027x_check_atapi_dma(struct ata_queued_cmd *qc);
  66. static unsigned long pdc2027x_mode_filter(struct ata_device *adev, unsigned long mask);
  67. static int pdc2027x_cable_detect(struct ata_port *ap);
  68. static int pdc2027x_set_mode(struct ata_link *link, struct ata_device **r_failed);
  69. /*
  70. * ATA Timing Tables based on 133MHz controller clock.
  71. * These tables are only used when the controller is in 133MHz clock.
  72. * If the controller is in 100MHz clock, the ASIC hardware will
  73. * set the timing registers automatically when "set feature" command
  74. * is issued to the device. However, if the controller clock is 133MHz,
  75. * the following tables must be used.
  76. */
  77. static struct pdc2027x_pio_timing {
  78. u8 value0, value1, value2;
  79. } pdc2027x_pio_timing_tbl [] = {
  80. { 0xfb, 0x2b, 0xac }, /* PIO mode 0 */
  81. { 0x46, 0x29, 0xa4 }, /* PIO mode 1 */
  82. { 0x23, 0x26, 0x64 }, /* PIO mode 2 */
  83. { 0x27, 0x0d, 0x35 }, /* PIO mode 3, IORDY on, Prefetch off */
  84. { 0x23, 0x09, 0x25 }, /* PIO mode 4, IORDY on, Prefetch off */
  85. };
  86. static struct pdc2027x_mdma_timing {
  87. u8 value0, value1;
  88. } pdc2027x_mdma_timing_tbl [] = {
  89. { 0xdf, 0x5f }, /* MDMA mode 0 */
  90. { 0x6b, 0x27 }, /* MDMA mode 1 */
  91. { 0x69, 0x25 }, /* MDMA mode 2 */
  92. };
  93. static struct pdc2027x_udma_timing {
  94. u8 value0, value1, value2;
  95. } pdc2027x_udma_timing_tbl [] = {
  96. { 0x4a, 0x0f, 0xd5 }, /* UDMA mode 0 */
  97. { 0x3a, 0x0a, 0xd0 }, /* UDMA mode 1 */
  98. { 0x2a, 0x07, 0xcd }, /* UDMA mode 2 */
  99. { 0x1a, 0x05, 0xcd }, /* UDMA mode 3 */
  100. { 0x1a, 0x03, 0xcd }, /* UDMA mode 4 */
  101. { 0x1a, 0x02, 0xcb }, /* UDMA mode 5 */
  102. { 0x1a, 0x01, 0xcb }, /* UDMA mode 6 */
  103. };
  104. static const struct pci_device_id pdc2027x_pci_tbl[] = {
  105. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20268), PDC_UDMA_100 },
  106. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20269), PDC_UDMA_133 },
  107. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20270), PDC_UDMA_100 },
  108. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20271), PDC_UDMA_133 },
  109. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20275), PDC_UDMA_133 },
  110. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20276), PDC_UDMA_133 },
  111. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20277), PDC_UDMA_133 },
  112. { } /* terminate list */
  113. };
  114. static struct pci_driver pdc2027x_pci_driver = {
  115. .name = DRV_NAME,
  116. .id_table = pdc2027x_pci_tbl,
  117. .probe = pdc2027x_init_one,
  118. .remove = ata_pci_remove_one,
  119. #ifdef CONFIG_PM_SLEEP
  120. .suspend = ata_pci_device_suspend,
  121. .resume = pdc2027x_reinit_one,
  122. #endif
  123. };
  124. static struct scsi_host_template pdc2027x_sht = {
  125. ATA_BMDMA_SHT(DRV_NAME),
  126. };
  127. static struct ata_port_operations pdc2027x_pata100_ops = {
  128. .inherits = &ata_bmdma_port_ops,
  129. .check_atapi_dma = pdc2027x_check_atapi_dma,
  130. .cable_detect = pdc2027x_cable_detect,
  131. .prereset = pdc2027x_prereset,
  132. };
  133. static struct ata_port_operations pdc2027x_pata133_ops = {
  134. .inherits = &pdc2027x_pata100_ops,
  135. .mode_filter = pdc2027x_mode_filter,
  136. .set_piomode = pdc2027x_set_piomode,
  137. .set_dmamode = pdc2027x_set_dmamode,
  138. .set_mode = pdc2027x_set_mode,
  139. };
  140. static struct ata_port_info pdc2027x_port_info[] = {
  141. /* PDC_UDMA_100 */
  142. {
  143. .flags = ATA_FLAG_SLAVE_POSS,
  144. .pio_mask = ATA_PIO4,
  145. .mwdma_mask = ATA_MWDMA2,
  146. .udma_mask = ATA_UDMA5,
  147. .port_ops = &pdc2027x_pata100_ops,
  148. },
  149. /* PDC_UDMA_133 */
  150. {
  151. .flags = ATA_FLAG_SLAVE_POSS,
  152. .pio_mask = ATA_PIO4,
  153. .mwdma_mask = ATA_MWDMA2,
  154. .udma_mask = ATA_UDMA6,
  155. .port_ops = &pdc2027x_pata133_ops,
  156. },
  157. };
  158. MODULE_AUTHOR("Andre Hedrick, Frank Tiernan, Albert Lee");
  159. MODULE_DESCRIPTION("libata driver module for Promise PDC20268 to PDC20277");
  160. MODULE_LICENSE("GPL");
  161. MODULE_VERSION(DRV_VERSION);
  162. MODULE_DEVICE_TABLE(pci, pdc2027x_pci_tbl);
  163. /**
  164. * port_mmio - Get the MMIO address of PDC2027x extended registers
  165. * @ap: Port
  166. * @offset: offset from mmio base
  167. */
  168. static inline void __iomem *port_mmio(struct ata_port *ap, unsigned int offset)
  169. {
  170. return ap->host->iomap[PDC_MMIO_BAR] + ap->port_no * 0x100 + offset;
  171. }
  172. /**
  173. * dev_mmio - Get the MMIO address of PDC2027x extended registers
  174. * @ap: Port
  175. * @adev: device
  176. * @offset: offset from mmio base
  177. */
  178. static inline void __iomem *dev_mmio(struct ata_port *ap, struct ata_device *adev, unsigned int offset)
  179. {
  180. u8 adj = (adev->devno) ? 0x08 : 0x00;
  181. return port_mmio(ap, offset) + adj;
  182. }
  183. /**
  184. * pdc2027x_pata_cable_detect - Probe host controller cable detect info
  185. * @ap: Port for which cable detect info is desired
  186. *
  187. * Read 80c cable indicator from Promise extended register.
  188. * This register is latched when the system is reset.
  189. *
  190. * LOCKING:
  191. * None (inherited from caller).
  192. */
  193. static int pdc2027x_cable_detect(struct ata_port *ap)
  194. {
  195. u32 cgcr;
  196. /* check cable detect results */
  197. cgcr = ioread32(port_mmio(ap, PDC_GLOBAL_CTL));
  198. if (cgcr & (1 << 26))
  199. goto cbl40;
  200. PDPRINTK("No cable or 80-conductor cable on port %d\n", ap->port_no);
  201. return ATA_CBL_PATA80;
  202. cbl40:
  203. printk(KERN_INFO DRV_NAME ": 40-conductor cable detected on port %d\n", ap->port_no);
  204. return ATA_CBL_PATA40;
  205. }
  206. /**
  207. * pdc2027x_port_enabled - Check PDC ATA control register to see whether the port is enabled.
  208. * @ap: Port to check
  209. */
  210. static inline int pdc2027x_port_enabled(struct ata_port *ap)
  211. {
  212. return ioread8(port_mmio(ap, PDC_ATA_CTL)) & 0x02;
  213. }
  214. /**
  215. * pdc2027x_prereset - prereset for PATA host controller
  216. * @link: Target link
  217. * @deadline: deadline jiffies for the operation
  218. *
  219. * Probeinit including cable detection.
  220. *
  221. * LOCKING:
  222. * None (inherited from caller).
  223. */
  224. static int pdc2027x_prereset(struct ata_link *link, unsigned long deadline)
  225. {
  226. /* Check whether port enabled */
  227. if (!pdc2027x_port_enabled(link->ap))
  228. return -ENOENT;
  229. return ata_sff_prereset(link, deadline);
  230. }
  231. /**
  232. * pdc2720x_mode_filter - mode selection filter
  233. * @adev: ATA device
  234. * @mask: list of modes proposed
  235. *
  236. * Block UDMA on devices that cause trouble with this controller.
  237. */
  238. static unsigned long pdc2027x_mode_filter(struct ata_device *adev, unsigned long mask)
  239. {
  240. unsigned char model_num[ATA_ID_PROD_LEN + 1];
  241. struct ata_device *pair = ata_dev_pair(adev);
  242. if (adev->class != ATA_DEV_ATA || adev->devno == 0 || pair == NULL)
  243. return mask;
  244. /* Check for slave of a Maxtor at UDMA6 */
  245. ata_id_c_string(pair->id, model_num, ATA_ID_PROD,
  246. ATA_ID_PROD_LEN + 1);
  247. /* If the master is a maxtor in UDMA6 then the slave should not use UDMA 6 */
  248. if (strstr(model_num, "Maxtor") == NULL && pair->dma_mode == XFER_UDMA_6)
  249. mask &= ~ (1 << (6 + ATA_SHIFT_UDMA));
  250. return mask;
  251. }
  252. /**
  253. * pdc2027x_set_piomode - Initialize host controller PATA PIO timings
  254. * @ap: Port to configure
  255. * @adev: um
  256. *
  257. * Set PIO mode for device.
  258. *
  259. * LOCKING:
  260. * None (inherited from caller).
  261. */
  262. static void pdc2027x_set_piomode(struct ata_port *ap, struct ata_device *adev)
  263. {
  264. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  265. u32 ctcr0, ctcr1;
  266. PDPRINTK("adev->pio_mode[%X]\n", adev->pio_mode);
  267. /* Sanity check */
  268. if (pio > 4) {
  269. printk(KERN_ERR DRV_NAME ": Unknown pio mode [%d] ignored\n", pio);
  270. return;
  271. }
  272. /* Set the PIO timing registers using value table for 133MHz */
  273. PDPRINTK("Set pio regs... \n");
  274. ctcr0 = ioread32(dev_mmio(ap, adev, PDC_CTCR0));
  275. ctcr0 &= 0xffff0000;
  276. ctcr0 |= pdc2027x_pio_timing_tbl[pio].value0 |
  277. (pdc2027x_pio_timing_tbl[pio].value1 << 8);
  278. iowrite32(ctcr0, dev_mmio(ap, adev, PDC_CTCR0));
  279. ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
  280. ctcr1 &= 0x00ffffff;
  281. ctcr1 |= (pdc2027x_pio_timing_tbl[pio].value2 << 24);
  282. iowrite32(ctcr1, dev_mmio(ap, adev, PDC_CTCR1));
  283. PDPRINTK("Set pio regs done\n");
  284. PDPRINTK("Set to pio mode[%u] \n", pio);
  285. }
  286. /**
  287. * pdc2027x_set_dmamode - Initialize host controller PATA UDMA timings
  288. * @ap: Port to configure
  289. * @adev: um
  290. *
  291. * Set UDMA mode for device.
  292. *
  293. * LOCKING:
  294. * None (inherited from caller).
  295. */
  296. static void pdc2027x_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  297. {
  298. unsigned int dma_mode = adev->dma_mode;
  299. u32 ctcr0, ctcr1;
  300. if ((dma_mode >= XFER_UDMA_0) &&
  301. (dma_mode <= XFER_UDMA_6)) {
  302. /* Set the UDMA timing registers with value table for 133MHz */
  303. unsigned int udma_mode = dma_mode & 0x07;
  304. if (dma_mode == XFER_UDMA_2) {
  305. /*
  306. * Turn off tHOLD.
  307. * If tHOLD is '1', the hardware will add half clock for data hold time.
  308. * This code segment seems to be no effect. tHOLD will be overwritten below.
  309. */
  310. ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
  311. iowrite32(ctcr1 & ~(1 << 7), dev_mmio(ap, adev, PDC_CTCR1));
  312. }
  313. PDPRINTK("Set udma regs... \n");
  314. ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
  315. ctcr1 &= 0xff000000;
  316. ctcr1 |= pdc2027x_udma_timing_tbl[udma_mode].value0 |
  317. (pdc2027x_udma_timing_tbl[udma_mode].value1 << 8) |
  318. (pdc2027x_udma_timing_tbl[udma_mode].value2 << 16);
  319. iowrite32(ctcr1, dev_mmio(ap, adev, PDC_CTCR1));
  320. PDPRINTK("Set udma regs done\n");
  321. PDPRINTK("Set to udma mode[%u] \n", udma_mode);
  322. } else if ((dma_mode >= XFER_MW_DMA_0) &&
  323. (dma_mode <= XFER_MW_DMA_2)) {
  324. /* Set the MDMA timing registers with value table for 133MHz */
  325. unsigned int mdma_mode = dma_mode & 0x07;
  326. PDPRINTK("Set mdma regs... \n");
  327. ctcr0 = ioread32(dev_mmio(ap, adev, PDC_CTCR0));
  328. ctcr0 &= 0x0000ffff;
  329. ctcr0 |= (pdc2027x_mdma_timing_tbl[mdma_mode].value0 << 16) |
  330. (pdc2027x_mdma_timing_tbl[mdma_mode].value1 << 24);
  331. iowrite32(ctcr0, dev_mmio(ap, adev, PDC_CTCR0));
  332. PDPRINTK("Set mdma regs done\n");
  333. PDPRINTK("Set to mdma mode[%u] \n", mdma_mode);
  334. } else {
  335. printk(KERN_ERR DRV_NAME ": Unknown dma mode [%u] ignored\n", dma_mode);
  336. }
  337. }
  338. /**
  339. * pdc2027x_set_mode - Set the timing registers back to correct values.
  340. * @link: link to configure
  341. * @r_failed: Returned device for failure
  342. *
  343. * The pdc2027x hardware will look at "SET FEATURES" and change the timing registers
  344. * automatically. The values set by the hardware might be incorrect, under 133Mhz PLL.
  345. * This function overwrites the possibly incorrect values set by the hardware to be correct.
  346. */
  347. static int pdc2027x_set_mode(struct ata_link *link, struct ata_device **r_failed)
  348. {
  349. struct ata_port *ap = link->ap;
  350. struct ata_device *dev;
  351. int rc;
  352. rc = ata_do_set_mode(link, r_failed);
  353. if (rc < 0)
  354. return rc;
  355. ata_for_each_dev(dev, link, ENABLED) {
  356. pdc2027x_set_piomode(ap, dev);
  357. /*
  358. * Enable prefetch if the device support PIO only.
  359. */
  360. if (dev->xfer_shift == ATA_SHIFT_PIO) {
  361. u32 ctcr1 = ioread32(dev_mmio(ap, dev, PDC_CTCR1));
  362. ctcr1 |= (1 << 25);
  363. iowrite32(ctcr1, dev_mmio(ap, dev, PDC_CTCR1));
  364. PDPRINTK("Turn on prefetch\n");
  365. } else {
  366. pdc2027x_set_dmamode(ap, dev);
  367. }
  368. }
  369. return 0;
  370. }
  371. /**
  372. * pdc2027x_check_atapi_dma - Check whether ATAPI DMA can be supported for this command
  373. * @qc: Metadata associated with taskfile to check
  374. *
  375. * LOCKING:
  376. * None (inherited from caller).
  377. *
  378. * RETURNS: 0 when ATAPI DMA can be used
  379. * 1 otherwise
  380. */
  381. static int pdc2027x_check_atapi_dma(struct ata_queued_cmd *qc)
  382. {
  383. struct scsi_cmnd *cmd = qc->scsicmd;
  384. u8 *scsicmd = cmd->cmnd;
  385. int rc = 1; /* atapi dma off by default */
  386. /*
  387. * This workaround is from Promise's GPL driver.
  388. * If ATAPI DMA is used for commands not in the
  389. * following white list, say MODE_SENSE and REQUEST_SENSE,
  390. * pdc2027x might hit the irq lost problem.
  391. */
  392. switch (scsicmd[0]) {
  393. case READ_10:
  394. case WRITE_10:
  395. case READ_12:
  396. case WRITE_12:
  397. case READ_6:
  398. case WRITE_6:
  399. case 0xad: /* READ_DVD_STRUCTURE */
  400. case 0xbe: /* READ_CD */
  401. /* ATAPI DMA is ok */
  402. rc = 0;
  403. break;
  404. default:
  405. ;
  406. }
  407. return rc;
  408. }
  409. /**
  410. * pdc_read_counter - Read the ctr counter
  411. * @host: target ATA host
  412. */
  413. static long pdc_read_counter(struct ata_host *host)
  414. {
  415. void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
  416. long counter;
  417. int retry = 1;
  418. u32 bccrl, bccrh, bccrlv, bccrhv;
  419. retry:
  420. bccrl = ioread32(mmio_base + PDC_BYTE_COUNT) & 0x7fff;
  421. bccrh = ioread32(mmio_base + PDC_BYTE_COUNT + 0x100) & 0x7fff;
  422. /* Read the counter values again for verification */
  423. bccrlv = ioread32(mmio_base + PDC_BYTE_COUNT) & 0x7fff;
  424. bccrhv = ioread32(mmio_base + PDC_BYTE_COUNT + 0x100) & 0x7fff;
  425. counter = (bccrh << 15) | bccrl;
  426. PDPRINTK("bccrh [%X] bccrl [%X]\n", bccrh, bccrl);
  427. PDPRINTK("bccrhv[%X] bccrlv[%X]\n", bccrhv, bccrlv);
  428. /*
  429. * The 30-bit decreasing counter are read by 2 pieces.
  430. * Incorrect value may be read when both bccrh and bccrl are changing.
  431. * Ex. When 7900 decrease to 78FF, wrong value 7800 might be read.
  432. */
  433. if (retry && !(bccrh == bccrhv && bccrl >= bccrlv)) {
  434. retry--;
  435. PDPRINTK("rereading counter\n");
  436. goto retry;
  437. }
  438. return counter;
  439. }
  440. /**
  441. * adjust_pll - Adjust the PLL input clock in Hz.
  442. *
  443. * @pdc_controller: controller specific information
  444. * @host: target ATA host
  445. * @pll_clock: The input of PLL in HZ
  446. */
  447. static void pdc_adjust_pll(struct ata_host *host, long pll_clock, unsigned int board_idx)
  448. {
  449. void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
  450. u16 pll_ctl;
  451. long pll_clock_khz = pll_clock / 1000;
  452. long pout_required = board_idx? PDC_133_MHZ:PDC_100_MHZ;
  453. long ratio = pout_required / pll_clock_khz;
  454. int F, R;
  455. /* Sanity check */
  456. if (unlikely(pll_clock_khz < 5000L || pll_clock_khz > 70000L)) {
  457. printk(KERN_ERR DRV_NAME ": Invalid PLL input clock %ldkHz, give up!\n", pll_clock_khz);
  458. return;
  459. }
  460. #ifdef PDC_DEBUG
  461. PDPRINTK("pout_required is %ld\n", pout_required);
  462. /* Show the current clock value of PLL control register
  463. * (maybe already configured by the firmware)
  464. */
  465. pll_ctl = ioread16(mmio_base + PDC_PLL_CTL);
  466. PDPRINTK("pll_ctl[%X]\n", pll_ctl);
  467. #endif
  468. /*
  469. * Calculate the ratio of F, R and OD
  470. * POUT = (F + 2) / (( R + 2) * NO)
  471. */
  472. if (ratio < 8600L) { /* 8.6x */
  473. /* Using NO = 0x01, R = 0x0D */
  474. R = 0x0d;
  475. } else if (ratio < 12900L) { /* 12.9x */
  476. /* Using NO = 0x01, R = 0x08 */
  477. R = 0x08;
  478. } else if (ratio < 16100L) { /* 16.1x */
  479. /* Using NO = 0x01, R = 0x06 */
  480. R = 0x06;
  481. } else if (ratio < 64000L) { /* 64x */
  482. R = 0x00;
  483. } else {
  484. /* Invalid ratio */
  485. printk(KERN_ERR DRV_NAME ": Invalid ratio %ld, give up!\n", ratio);
  486. return;
  487. }
  488. F = (ratio * (R+2)) / 1000 - 2;
  489. if (unlikely(F < 0 || F > 127)) {
  490. /* Invalid F */
  491. printk(KERN_ERR DRV_NAME ": F[%d] invalid!\n", F);
  492. return;
  493. }
  494. PDPRINTK("F[%d] R[%d] ratio*1000[%ld]\n", F, R, ratio);
  495. pll_ctl = (R << 8) | F;
  496. PDPRINTK("Writing pll_ctl[%X]\n", pll_ctl);
  497. iowrite16(pll_ctl, mmio_base + PDC_PLL_CTL);
  498. ioread16(mmio_base + PDC_PLL_CTL); /* flush */
  499. /* Wait the PLL circuit to be stable */
  500. mdelay(30);
  501. #ifdef PDC_DEBUG
  502. /*
  503. * Show the current clock value of PLL control register
  504. * (maybe configured by the firmware)
  505. */
  506. pll_ctl = ioread16(mmio_base + PDC_PLL_CTL);
  507. PDPRINTK("pll_ctl[%X]\n", pll_ctl);
  508. #endif
  509. return;
  510. }
  511. /**
  512. * detect_pll_input_clock - Detect the PLL input clock in Hz.
  513. * @host: target ATA host
  514. * Ex. 16949000 on 33MHz PCI bus for pdc20275.
  515. * Half of the PCI clock.
  516. */
  517. static long pdc_detect_pll_input_clock(struct ata_host *host)
  518. {
  519. void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
  520. u32 scr;
  521. long start_count, end_count;
  522. ktime_t start_time, end_time;
  523. long pll_clock, usec_elapsed;
  524. /* Start the test mode */
  525. scr = ioread32(mmio_base + PDC_SYS_CTL);
  526. PDPRINTK("scr[%X]\n", scr);
  527. iowrite32(scr | (0x01 << 14), mmio_base + PDC_SYS_CTL);
  528. ioread32(mmio_base + PDC_SYS_CTL); /* flush */
  529. /* Read current counter value */
  530. start_count = pdc_read_counter(host);
  531. start_time = ktime_get();
  532. /* Let the counter run for 100 ms. */
  533. mdelay(100);
  534. /* Read the counter values again */
  535. end_count = pdc_read_counter(host);
  536. end_time = ktime_get();
  537. /* Stop the test mode */
  538. scr = ioread32(mmio_base + PDC_SYS_CTL);
  539. PDPRINTK("scr[%X]\n", scr);
  540. iowrite32(scr & ~(0x01 << 14), mmio_base + PDC_SYS_CTL);
  541. ioread32(mmio_base + PDC_SYS_CTL); /* flush */
  542. /* calculate the input clock in Hz */
  543. usec_elapsed = (long) ktime_us_delta(end_time, start_time);
  544. pll_clock = ((start_count - end_count) & 0x3fffffff) / 100 *
  545. (100000000 / usec_elapsed);
  546. PDPRINTK("start[%ld] end[%ld] \n", start_count, end_count);
  547. PDPRINTK("PLL input clock[%ld]Hz\n", pll_clock);
  548. return pll_clock;
  549. }
  550. /**
  551. * pdc_hardware_init - Initialize the hardware.
  552. * @host: target ATA host
  553. * @board_idx: board identifier
  554. */
  555. static int pdc_hardware_init(struct ata_host *host, unsigned int board_idx)
  556. {
  557. long pll_clock;
  558. /*
  559. * Detect PLL input clock rate.
  560. * On some system, where PCI bus is running at non-standard clock rate.
  561. * Ex. 25MHz or 40MHz, we have to adjust the cycle_time.
  562. * The pdc20275 controller employs PLL circuit to help correct timing registers setting.
  563. */
  564. pll_clock = pdc_detect_pll_input_clock(host);
  565. dev_info(host->dev, "PLL input clock %ld kHz\n", pll_clock/1000);
  566. /* Adjust PLL control register */
  567. pdc_adjust_pll(host, pll_clock, board_idx);
  568. return 0;
  569. }
  570. /**
  571. * pdc_ata_setup_port - setup the mmio address
  572. * @port: ata ioports to setup
  573. * @base: base address
  574. */
  575. static void pdc_ata_setup_port(struct ata_ioports *port, void __iomem *base)
  576. {
  577. port->cmd_addr =
  578. port->data_addr = base;
  579. port->feature_addr =
  580. port->error_addr = base + 0x05;
  581. port->nsect_addr = base + 0x0a;
  582. port->lbal_addr = base + 0x0f;
  583. port->lbam_addr = base + 0x10;
  584. port->lbah_addr = base + 0x15;
  585. port->device_addr = base + 0x1a;
  586. port->command_addr =
  587. port->status_addr = base + 0x1f;
  588. port->altstatus_addr =
  589. port->ctl_addr = base + 0x81a;
  590. }
  591. /**
  592. * pdc2027x_init_one - PCI probe function
  593. * Called when an instance of PCI adapter is inserted.
  594. * This function checks whether the hardware is supported,
  595. * initialize hardware and register an instance of ata_host to
  596. * libata. (implements struct pci_driver.probe() )
  597. *
  598. * @pdev: instance of pci_dev found
  599. * @ent: matching entry in the id_tbl[]
  600. */
  601. static int pdc2027x_init_one(struct pci_dev *pdev,
  602. const struct pci_device_id *ent)
  603. {
  604. static const unsigned long cmd_offset[] = { 0x17c0, 0x15c0 };
  605. static const unsigned long bmdma_offset[] = { 0x1000, 0x1008 };
  606. unsigned int board_idx = (unsigned int) ent->driver_data;
  607. const struct ata_port_info *ppi[] =
  608. { &pdc2027x_port_info[board_idx], NULL };
  609. struct ata_host *host;
  610. void __iomem *mmio_base;
  611. int i, rc;
  612. ata_print_version_once(&pdev->dev, DRV_VERSION);
  613. /* alloc host */
  614. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
  615. if (!host)
  616. return -ENOMEM;
  617. /* acquire resources and fill host */
  618. rc = pcim_enable_device(pdev);
  619. if (rc)
  620. return rc;
  621. rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME);
  622. if (rc)
  623. return rc;
  624. host->iomap = pcim_iomap_table(pdev);
  625. rc = dma_set_mask(&pdev->dev, ATA_DMA_MASK);
  626. if (rc)
  627. return rc;
  628. rc = dma_set_coherent_mask(&pdev->dev, ATA_DMA_MASK);
  629. if (rc)
  630. return rc;
  631. mmio_base = host->iomap[PDC_MMIO_BAR];
  632. for (i = 0; i < 2; i++) {
  633. struct ata_port *ap = host->ports[i];
  634. pdc_ata_setup_port(&ap->ioaddr, mmio_base + cmd_offset[i]);
  635. ap->ioaddr.bmdma_addr = mmio_base + bmdma_offset[i];
  636. ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio");
  637. ata_port_pbar_desc(ap, PDC_MMIO_BAR, cmd_offset[i], "cmd");
  638. }
  639. //pci_enable_intx(pdev);
  640. /* initialize adapter */
  641. if (pdc_hardware_init(host, board_idx) != 0)
  642. return -EIO;
  643. pci_set_master(pdev);
  644. return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
  645. IRQF_SHARED, &pdc2027x_sht);
  646. }
  647. #ifdef CONFIG_PM_SLEEP
  648. static int pdc2027x_reinit_one(struct pci_dev *pdev)
  649. {
  650. struct ata_host *host = pci_get_drvdata(pdev);
  651. unsigned int board_idx;
  652. int rc;
  653. rc = ata_pci_device_do_resume(pdev);
  654. if (rc)
  655. return rc;
  656. if (pdev->device == PCI_DEVICE_ID_PROMISE_20268 ||
  657. pdev->device == PCI_DEVICE_ID_PROMISE_20270)
  658. board_idx = PDC_UDMA_100;
  659. else
  660. board_idx = PDC_UDMA_133;
  661. if (pdc_hardware_init(host, board_idx))
  662. return -EIO;
  663. ata_host_resume(host);
  664. return 0;
  665. }
  666. #endif
  667. module_pci_driver(pdc2027x_pci_driver);