sata_sis.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314
  1. /*
  2. * sata_sis.c - Silicon Integrated Systems SATA
  3. *
  4. * Maintained by: Uwe Koziolek
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 Uwe Koziolek
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/blkdev.h>
  36. #include <linux/delay.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/device.h>
  39. #include <scsi/scsi_host.h>
  40. #include <linux/libata.h>
  41. #include "sis.h"
  42. #define DRV_NAME "sata_sis"
  43. #define DRV_VERSION "1.0"
  44. enum {
  45. sis_180 = 0,
  46. SIS_SCR_PCI_BAR = 5,
  47. /* PCI configuration registers */
  48. SIS_GENCTL = 0x54, /* IDE General Control register */
  49. SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
  50. SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
  51. SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
  52. SIS_PMR = 0x90, /* port mapping register */
  53. SIS_PMR_COMBINED = 0x30,
  54. /* random bits */
  55. SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
  56. GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
  57. };
  58. static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  59. static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
  60. static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
  61. static const struct pci_device_id sis_pci_tbl[] = {
  62. { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
  63. { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
  64. { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
  65. { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
  66. { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/680 */
  67. { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L/968/680 */
  68. { } /* terminate list */
  69. };
  70. static struct pci_driver sis_pci_driver = {
  71. .name = DRV_NAME,
  72. .id_table = sis_pci_tbl,
  73. .probe = sis_init_one,
  74. .remove = ata_pci_remove_one,
  75. #ifdef CONFIG_PM_SLEEP
  76. .suspend = ata_pci_device_suspend,
  77. .resume = ata_pci_device_resume,
  78. #endif
  79. };
  80. static struct scsi_host_template sis_sht = {
  81. ATA_BMDMA_SHT(DRV_NAME),
  82. };
  83. static struct ata_port_operations sis_ops = {
  84. .inherits = &ata_bmdma_port_ops,
  85. .scr_read = sis_scr_read,
  86. .scr_write = sis_scr_write,
  87. };
  88. static const struct ata_port_info sis_port_info = {
  89. .flags = ATA_FLAG_SATA,
  90. .pio_mask = ATA_PIO4,
  91. .mwdma_mask = ATA_MWDMA2,
  92. .udma_mask = ATA_UDMA6,
  93. .port_ops = &sis_ops,
  94. };
  95. MODULE_AUTHOR("Uwe Koziolek");
  96. MODULE_DESCRIPTION("low-level driver for Silicon Integrated Systems SATA controller");
  97. MODULE_LICENSE("GPL");
  98. MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
  99. MODULE_VERSION(DRV_VERSION);
  100. static unsigned int get_scr_cfg_addr(struct ata_link *link, unsigned int sc_reg)
  101. {
  102. struct ata_port *ap = link->ap;
  103. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  104. unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
  105. u8 pmr;
  106. if (ap->port_no) {
  107. switch (pdev->device) {
  108. case 0x0180:
  109. case 0x0181:
  110. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  111. if ((pmr & SIS_PMR_COMBINED) == 0)
  112. addr += SIS180_SATA1_OFS;
  113. break;
  114. case 0x0182:
  115. case 0x0183:
  116. case 0x1182:
  117. addr += SIS182_SATA1_OFS;
  118. break;
  119. }
  120. }
  121. if (link->pmp)
  122. addr += 0x10;
  123. return addr;
  124. }
  125. static u32 sis_scr_cfg_read(struct ata_link *link,
  126. unsigned int sc_reg, u32 *val)
  127. {
  128. struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
  129. unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
  130. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  131. return -EINVAL;
  132. pci_read_config_dword(pdev, cfg_addr, val);
  133. return 0;
  134. }
  135. static int sis_scr_cfg_write(struct ata_link *link,
  136. unsigned int sc_reg, u32 val)
  137. {
  138. struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
  139. unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
  140. pci_write_config_dword(pdev, cfg_addr, val);
  141. return 0;
  142. }
  143. static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
  144. {
  145. struct ata_port *ap = link->ap;
  146. void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
  147. if (sc_reg > SCR_CONTROL)
  148. return -EINVAL;
  149. if (ap->flags & SIS_FLAG_CFGSCR)
  150. return sis_scr_cfg_read(link, sc_reg, val);
  151. *val = ioread32(base + sc_reg * 4);
  152. return 0;
  153. }
  154. static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
  155. {
  156. struct ata_port *ap = link->ap;
  157. void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
  158. if (sc_reg > SCR_CONTROL)
  159. return -EINVAL;
  160. if (ap->flags & SIS_FLAG_CFGSCR)
  161. return sis_scr_cfg_write(link, sc_reg, val);
  162. iowrite32(val, base + (sc_reg * 4));
  163. return 0;
  164. }
  165. static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  166. {
  167. struct ata_port_info pi = sis_port_info;
  168. const struct ata_port_info *ppi[] = { &pi, &pi };
  169. struct ata_host *host;
  170. u32 genctl, val;
  171. u8 pmr;
  172. u8 port2_start = 0x20;
  173. int i, rc;
  174. ata_print_version_once(&pdev->dev, DRV_VERSION);
  175. rc = pcim_enable_device(pdev);
  176. if (rc)
  177. return rc;
  178. /* check and see if the SCRs are in IO space or PCI cfg space */
  179. pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
  180. if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
  181. pi.flags |= SIS_FLAG_CFGSCR;
  182. /* if hardware thinks SCRs are in IO space, but there are
  183. * no IO resources assigned, change to PCI cfg space.
  184. */
  185. if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
  186. ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
  187. (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
  188. genctl &= ~GENCTL_IOMAPPED_SCR;
  189. pci_write_config_dword(pdev, SIS_GENCTL, genctl);
  190. pi.flags |= SIS_FLAG_CFGSCR;
  191. }
  192. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  193. switch (ent->device) {
  194. case 0x0180:
  195. case 0x0181:
  196. /* The PATA-handling is provided by pata_sis */
  197. switch (pmr & 0x30) {
  198. case 0x10:
  199. ppi[1] = &sis_info133_for_sata;
  200. break;
  201. case 0x30:
  202. ppi[0] = &sis_info133_for_sata;
  203. break;
  204. }
  205. if ((pmr & SIS_PMR_COMBINED) == 0) {
  206. dev_info(&pdev->dev,
  207. "Detected SiS 180/181/964 chipset in SATA mode\n");
  208. port2_start = 64;
  209. } else {
  210. dev_info(&pdev->dev,
  211. "Detected SiS 180/181 chipset in combined mode\n");
  212. port2_start = 0;
  213. pi.flags |= ATA_FLAG_SLAVE_POSS;
  214. }
  215. break;
  216. case 0x0182:
  217. case 0x0183:
  218. pci_read_config_dword(pdev, 0x6C, &val);
  219. if (val & (1L << 31)) {
  220. dev_info(&pdev->dev, "Detected SiS 182/965 chipset\n");
  221. pi.flags |= ATA_FLAG_SLAVE_POSS;
  222. } else {
  223. dev_info(&pdev->dev, "Detected SiS 182/965L chipset\n");
  224. }
  225. break;
  226. case 0x1182:
  227. dev_info(&pdev->dev,
  228. "Detected SiS 1182/966/680 SATA controller\n");
  229. pi.flags |= ATA_FLAG_SLAVE_POSS;
  230. break;
  231. case 0x1183:
  232. dev_info(&pdev->dev,
  233. "Detected SiS 1183/966/966L/968/680 controller in PATA mode\n");
  234. ppi[0] = &sis_info133_for_sata;
  235. ppi[1] = &sis_info133_for_sata;
  236. break;
  237. }
  238. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  239. if (rc)
  240. return rc;
  241. for (i = 0; i < 2; i++) {
  242. struct ata_port *ap = host->ports[i];
  243. if (ap->flags & ATA_FLAG_SATA &&
  244. ap->flags & ATA_FLAG_SLAVE_POSS) {
  245. rc = ata_slave_link_init(ap);
  246. if (rc)
  247. return rc;
  248. }
  249. }
  250. if (!(pi.flags & SIS_FLAG_CFGSCR)) {
  251. void __iomem *mmio;
  252. rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME);
  253. if (rc)
  254. return rc;
  255. mmio = host->iomap[SIS_SCR_PCI_BAR];
  256. host->ports[0]->ioaddr.scr_addr = mmio;
  257. host->ports[1]->ioaddr.scr_addr = mmio + port2_start;
  258. }
  259. pci_set_master(pdev);
  260. pci_intx(pdev, 1);
  261. return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
  262. IRQF_SHARED, &sis_sht);
  263. }
  264. module_pci_driver(sis_pci_driver);