sata_vsc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * sata_vsc.c - Vitesse VSC7174 4 port DPA SATA
  3. *
  4. * Maintained by: Jeremy Higdon @ SGI
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 SGI
  9. *
  10. * Bits from Jeff Garzik, Copyright RedHat, Inc.
  11. *
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2, or (at your option)
  16. * any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; see the file COPYING. If not, write to
  25. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. *
  28. * libata documentation is available via 'make {ps|pdf}docs',
  29. * as Documentation/DocBook/libata.*
  30. *
  31. * Vitesse hardware documentation presumably available under NDA.
  32. * Intel 31244 (same hardware interface) documentation presumably
  33. * available from http://developer.intel.com/
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/blkdev.h>
  40. #include <linux/delay.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "sata_vsc"
  47. #define DRV_VERSION "2.3"
  48. enum {
  49. VSC_MMIO_BAR = 0,
  50. /* Interrupt register offsets (from chip base address) */
  51. VSC_SATA_INT_STAT_OFFSET = 0x00,
  52. VSC_SATA_INT_MASK_OFFSET = 0x04,
  53. /* Taskfile registers offsets */
  54. VSC_SATA_TF_CMD_OFFSET = 0x00,
  55. VSC_SATA_TF_DATA_OFFSET = 0x00,
  56. VSC_SATA_TF_ERROR_OFFSET = 0x04,
  57. VSC_SATA_TF_FEATURE_OFFSET = 0x06,
  58. VSC_SATA_TF_NSECT_OFFSET = 0x08,
  59. VSC_SATA_TF_LBAL_OFFSET = 0x0c,
  60. VSC_SATA_TF_LBAM_OFFSET = 0x10,
  61. VSC_SATA_TF_LBAH_OFFSET = 0x14,
  62. VSC_SATA_TF_DEVICE_OFFSET = 0x18,
  63. VSC_SATA_TF_STATUS_OFFSET = 0x1c,
  64. VSC_SATA_TF_COMMAND_OFFSET = 0x1d,
  65. VSC_SATA_TF_ALTSTATUS_OFFSET = 0x28,
  66. VSC_SATA_TF_CTL_OFFSET = 0x29,
  67. /* DMA base */
  68. VSC_SATA_UP_DESCRIPTOR_OFFSET = 0x64,
  69. VSC_SATA_UP_DATA_BUFFER_OFFSET = 0x6C,
  70. VSC_SATA_DMA_CMD_OFFSET = 0x70,
  71. /* SCRs base */
  72. VSC_SATA_SCR_STATUS_OFFSET = 0x100,
  73. VSC_SATA_SCR_ERROR_OFFSET = 0x104,
  74. VSC_SATA_SCR_CONTROL_OFFSET = 0x108,
  75. /* Port stride */
  76. VSC_SATA_PORT_OFFSET = 0x200,
  77. /* Error interrupt status bit offsets */
  78. VSC_SATA_INT_ERROR_CRC = 0x40,
  79. VSC_SATA_INT_ERROR_T = 0x20,
  80. VSC_SATA_INT_ERROR_P = 0x10,
  81. VSC_SATA_INT_ERROR_R = 0x8,
  82. VSC_SATA_INT_ERROR_E = 0x4,
  83. VSC_SATA_INT_ERROR_M = 0x2,
  84. VSC_SATA_INT_PHY_CHANGE = 0x1,
  85. VSC_SATA_INT_ERROR = (VSC_SATA_INT_ERROR_CRC | VSC_SATA_INT_ERROR_T | \
  86. VSC_SATA_INT_ERROR_P | VSC_SATA_INT_ERROR_R | \
  87. VSC_SATA_INT_ERROR_E | VSC_SATA_INT_ERROR_M | \
  88. VSC_SATA_INT_PHY_CHANGE),
  89. };
  90. static int vsc_sata_scr_read(struct ata_link *link,
  91. unsigned int sc_reg, u32 *val)
  92. {
  93. if (sc_reg > SCR_CONTROL)
  94. return -EINVAL;
  95. *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
  96. return 0;
  97. }
  98. static int vsc_sata_scr_write(struct ata_link *link,
  99. unsigned int sc_reg, u32 val)
  100. {
  101. if (sc_reg > SCR_CONTROL)
  102. return -EINVAL;
  103. writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
  104. return 0;
  105. }
  106. static void vsc_freeze(struct ata_port *ap)
  107. {
  108. void __iomem *mask_addr;
  109. mask_addr = ap->host->iomap[VSC_MMIO_BAR] +
  110. VSC_SATA_INT_MASK_OFFSET + ap->port_no;
  111. writeb(0, mask_addr);
  112. }
  113. static void vsc_thaw(struct ata_port *ap)
  114. {
  115. void __iomem *mask_addr;
  116. mask_addr = ap->host->iomap[VSC_MMIO_BAR] +
  117. VSC_SATA_INT_MASK_OFFSET + ap->port_no;
  118. writeb(0xff, mask_addr);
  119. }
  120. static void vsc_intr_mask_update(struct ata_port *ap, u8 ctl)
  121. {
  122. void __iomem *mask_addr;
  123. u8 mask;
  124. mask_addr = ap->host->iomap[VSC_MMIO_BAR] +
  125. VSC_SATA_INT_MASK_OFFSET + ap->port_no;
  126. mask = readb(mask_addr);
  127. if (ctl & ATA_NIEN)
  128. mask |= 0x80;
  129. else
  130. mask &= 0x7F;
  131. writeb(mask, mask_addr);
  132. }
  133. static void vsc_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  134. {
  135. struct ata_ioports *ioaddr = &ap->ioaddr;
  136. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  137. /*
  138. * The only thing the ctl register is used for is SRST.
  139. * That is not enabled or disabled via tf_load.
  140. * However, if ATA_NIEN is changed, then we need to change
  141. * the interrupt register.
  142. */
  143. if ((tf->ctl & ATA_NIEN) != (ap->last_ctl & ATA_NIEN)) {
  144. ap->last_ctl = tf->ctl;
  145. vsc_intr_mask_update(ap, tf->ctl & ATA_NIEN);
  146. }
  147. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  148. writew(tf->feature | (((u16)tf->hob_feature) << 8),
  149. ioaddr->feature_addr);
  150. writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
  151. ioaddr->nsect_addr);
  152. writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
  153. ioaddr->lbal_addr);
  154. writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
  155. ioaddr->lbam_addr);
  156. writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
  157. ioaddr->lbah_addr);
  158. } else if (is_addr) {
  159. writew(tf->feature, ioaddr->feature_addr);
  160. writew(tf->nsect, ioaddr->nsect_addr);
  161. writew(tf->lbal, ioaddr->lbal_addr);
  162. writew(tf->lbam, ioaddr->lbam_addr);
  163. writew(tf->lbah, ioaddr->lbah_addr);
  164. }
  165. if (tf->flags & ATA_TFLAG_DEVICE)
  166. writeb(tf->device, ioaddr->device_addr);
  167. ata_wait_idle(ap);
  168. }
  169. static void vsc_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  170. {
  171. struct ata_ioports *ioaddr = &ap->ioaddr;
  172. u16 nsect, lbal, lbam, lbah, feature;
  173. tf->command = ata_sff_check_status(ap);
  174. tf->device = readw(ioaddr->device_addr);
  175. feature = readw(ioaddr->error_addr);
  176. nsect = readw(ioaddr->nsect_addr);
  177. lbal = readw(ioaddr->lbal_addr);
  178. lbam = readw(ioaddr->lbam_addr);
  179. lbah = readw(ioaddr->lbah_addr);
  180. tf->feature = feature;
  181. tf->nsect = nsect;
  182. tf->lbal = lbal;
  183. tf->lbam = lbam;
  184. tf->lbah = lbah;
  185. if (tf->flags & ATA_TFLAG_LBA48) {
  186. tf->hob_feature = feature >> 8;
  187. tf->hob_nsect = nsect >> 8;
  188. tf->hob_lbal = lbal >> 8;
  189. tf->hob_lbam = lbam >> 8;
  190. tf->hob_lbah = lbah >> 8;
  191. }
  192. }
  193. static inline void vsc_error_intr(u8 port_status, struct ata_port *ap)
  194. {
  195. if (port_status & (VSC_SATA_INT_PHY_CHANGE | VSC_SATA_INT_ERROR_M))
  196. ata_port_freeze(ap);
  197. else
  198. ata_port_abort(ap);
  199. }
  200. static void vsc_port_intr(u8 port_status, struct ata_port *ap)
  201. {
  202. struct ata_queued_cmd *qc;
  203. int handled = 0;
  204. if (unlikely(port_status & VSC_SATA_INT_ERROR)) {
  205. vsc_error_intr(port_status, ap);
  206. return;
  207. }
  208. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  209. if (qc && likely(!(qc->tf.flags & ATA_TFLAG_POLLING)))
  210. handled = ata_bmdma_port_intr(ap, qc);
  211. /* We received an interrupt during a polled command,
  212. * or some other spurious condition. Interrupt reporting
  213. * with this hardware is fairly reliable so it is safe to
  214. * simply clear the interrupt
  215. */
  216. if (unlikely(!handled))
  217. ap->ops->sff_check_status(ap);
  218. }
  219. /*
  220. * vsc_sata_interrupt
  221. *
  222. * Read the interrupt register and process for the devices that have
  223. * them pending.
  224. */
  225. static irqreturn_t vsc_sata_interrupt(int irq, void *dev_instance)
  226. {
  227. struct ata_host *host = dev_instance;
  228. unsigned int i;
  229. unsigned int handled = 0;
  230. u32 status;
  231. status = readl(host->iomap[VSC_MMIO_BAR] + VSC_SATA_INT_STAT_OFFSET);
  232. if (unlikely(status == 0xffffffff || status == 0)) {
  233. if (status)
  234. dev_err(host->dev,
  235. ": IRQ status == 0xffffffff, PCI fault or device removal?\n");
  236. goto out;
  237. }
  238. spin_lock(&host->lock);
  239. for (i = 0; i < host->n_ports; i++) {
  240. u8 port_status = (status >> (8 * i)) & 0xff;
  241. if (port_status) {
  242. vsc_port_intr(port_status, host->ports[i]);
  243. handled++;
  244. }
  245. }
  246. spin_unlock(&host->lock);
  247. out:
  248. return IRQ_RETVAL(handled);
  249. }
  250. static struct scsi_host_template vsc_sata_sht = {
  251. ATA_BMDMA_SHT(DRV_NAME),
  252. };
  253. static struct ata_port_operations vsc_sata_ops = {
  254. .inherits = &ata_bmdma_port_ops,
  255. /* The IRQ handling is not quite standard SFF behaviour so we
  256. cannot use the default lost interrupt handler */
  257. .lost_interrupt = ATA_OP_NULL,
  258. .sff_tf_load = vsc_sata_tf_load,
  259. .sff_tf_read = vsc_sata_tf_read,
  260. .freeze = vsc_freeze,
  261. .thaw = vsc_thaw,
  262. .scr_read = vsc_sata_scr_read,
  263. .scr_write = vsc_sata_scr_write,
  264. };
  265. static void vsc_sata_setup_port(struct ata_ioports *port, void __iomem *base)
  266. {
  267. port->cmd_addr = base + VSC_SATA_TF_CMD_OFFSET;
  268. port->data_addr = base + VSC_SATA_TF_DATA_OFFSET;
  269. port->error_addr = base + VSC_SATA_TF_ERROR_OFFSET;
  270. port->feature_addr = base + VSC_SATA_TF_FEATURE_OFFSET;
  271. port->nsect_addr = base + VSC_SATA_TF_NSECT_OFFSET;
  272. port->lbal_addr = base + VSC_SATA_TF_LBAL_OFFSET;
  273. port->lbam_addr = base + VSC_SATA_TF_LBAM_OFFSET;
  274. port->lbah_addr = base + VSC_SATA_TF_LBAH_OFFSET;
  275. port->device_addr = base + VSC_SATA_TF_DEVICE_OFFSET;
  276. port->status_addr = base + VSC_SATA_TF_STATUS_OFFSET;
  277. port->command_addr = base + VSC_SATA_TF_COMMAND_OFFSET;
  278. port->altstatus_addr = base + VSC_SATA_TF_ALTSTATUS_OFFSET;
  279. port->ctl_addr = base + VSC_SATA_TF_CTL_OFFSET;
  280. port->bmdma_addr = base + VSC_SATA_DMA_CMD_OFFSET;
  281. port->scr_addr = base + VSC_SATA_SCR_STATUS_OFFSET;
  282. writel(0, base + VSC_SATA_UP_DESCRIPTOR_OFFSET);
  283. writel(0, base + VSC_SATA_UP_DATA_BUFFER_OFFSET);
  284. }
  285. static int vsc_sata_init_one(struct pci_dev *pdev,
  286. const struct pci_device_id *ent)
  287. {
  288. static const struct ata_port_info pi = {
  289. .flags = ATA_FLAG_SATA,
  290. .pio_mask = ATA_PIO4,
  291. .mwdma_mask = ATA_MWDMA2,
  292. .udma_mask = ATA_UDMA6,
  293. .port_ops = &vsc_sata_ops,
  294. };
  295. const struct ata_port_info *ppi[] = { &pi, NULL };
  296. struct ata_host *host;
  297. void __iomem *mmio_base;
  298. int i, rc;
  299. u8 cls;
  300. ata_print_version_once(&pdev->dev, DRV_VERSION);
  301. /* allocate host */
  302. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 4);
  303. if (!host)
  304. return -ENOMEM;
  305. rc = pcim_enable_device(pdev);
  306. if (rc)
  307. return rc;
  308. /* check if we have needed resource mapped */
  309. if (pci_resource_len(pdev, 0) == 0)
  310. return -ENODEV;
  311. /* map IO regions and initialize host accordingly */
  312. rc = pcim_iomap_regions(pdev, 1 << VSC_MMIO_BAR, DRV_NAME);
  313. if (rc == -EBUSY)
  314. pcim_pin_device(pdev);
  315. if (rc)
  316. return rc;
  317. host->iomap = pcim_iomap_table(pdev);
  318. mmio_base = host->iomap[VSC_MMIO_BAR];
  319. for (i = 0; i < host->n_ports; i++) {
  320. struct ata_port *ap = host->ports[i];
  321. unsigned int offset = (i + 1) * VSC_SATA_PORT_OFFSET;
  322. vsc_sata_setup_port(&ap->ioaddr, mmio_base + offset);
  323. ata_port_pbar_desc(ap, VSC_MMIO_BAR, -1, "mmio");
  324. ata_port_pbar_desc(ap, VSC_MMIO_BAR, offset, "port");
  325. }
  326. /*
  327. * Use 32 bit DMA mask, because 64 bit address support is poor.
  328. */
  329. rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  330. if (rc)
  331. return rc;
  332. rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  333. if (rc)
  334. return rc;
  335. /*
  336. * Due to a bug in the chip, the default cache line size can't be
  337. * used (unless the default is non-zero).
  338. */
  339. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cls);
  340. if (cls == 0x00)
  341. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x80);
  342. if (pci_enable_msi(pdev) == 0)
  343. pci_intx(pdev, 0);
  344. /*
  345. * Config offset 0x98 is "Extended Control and Status Register 0"
  346. * Default value is (1 << 28). All bits except bit 28 are reserved in
  347. * DPA mode. If bit 28 is set, LED 0 reflects all ports' activity.
  348. * If bit 28 is clear, each port has its own LED.
  349. */
  350. pci_write_config_dword(pdev, 0x98, 0);
  351. pci_set_master(pdev);
  352. return ata_host_activate(host, pdev->irq, vsc_sata_interrupt,
  353. IRQF_SHARED, &vsc_sata_sht);
  354. }
  355. static const struct pci_device_id vsc_sata_pci_tbl[] = {
  356. { PCI_VENDOR_ID_VITESSE, 0x7174,
  357. PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  358. { PCI_VENDOR_ID_INTEL, 0x3200,
  359. PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  360. { } /* terminate list */
  361. };
  362. static struct pci_driver vsc_sata_pci_driver = {
  363. .name = DRV_NAME,
  364. .id_table = vsc_sata_pci_tbl,
  365. .probe = vsc_sata_init_one,
  366. .remove = ata_pci_remove_one,
  367. };
  368. module_pci_driver(vsc_sata_pci_driver);
  369. MODULE_AUTHOR("Jeremy Higdon");
  370. MODULE_DESCRIPTION("low-level driver for Vitesse VSC7174 SATA controller");
  371. MODULE_LICENSE("GPL");
  372. MODULE_DEVICE_TABLE(pci, vsc_sata_pci_tbl);
  373. MODULE_VERSION(DRV_VERSION);